pxa-regs.h 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133
  1. /*
  2. * linux/include/asm-arm/arch-pxa/pxa-regs.h
  3. *
  4. * Author: Nicolas Pitre
  5. * Created: Jun 15, 2001
  6. * Copyright: MontaVista Software Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. /* FIXME hack so that SA-1111.h will work [cb] */
  13. #ifndef __ASSEMBLY__
  14. typedef unsigned short Word16 ;
  15. typedef unsigned int Word32 ;
  16. typedef Word32 Word ;
  17. typedef Word Quad [4] ;
  18. typedef void *Address ;
  19. typedef void (*ExcpHndlr) (void) ;
  20. #endif
  21. #ifndef __ASSEMBLY__
  22. #define io_p2v(PhAdd) (PhAdd)
  23. #define __REG(x) (*((volatile u32 *)io_p2v(x)))
  24. #else
  25. #define __REG(x) (x)
  26. #endif
  27. /*
  28. * PXA Chip selects
  29. */
  30. #define PXA_CS0_PHYS 0x00000000
  31. #define PXA_CS1_PHYS 0x04000000
  32. #define PXA_CS2_PHYS 0x08000000
  33. #define PXA_CS3_PHYS 0x0C000000
  34. #define PXA_CS4_PHYS 0x10000000
  35. #define PXA_CS5_PHYS 0x14000000
  36. /*
  37. * Personal Computer Memory Card International Association (PCMCIA) sockets
  38. */
  39. #define PCMCIAPrtSp 0x04000000 /* PCMCIA Partition Space [byte] */
  40. #define PCMCIASp (4*PCMCIAPrtSp) /* PCMCIA Space [byte] */
  41. #define PCMCIAIOSp PCMCIAPrtSp /* PCMCIA I/O Space [byte] */
  42. #define PCMCIAAttrSp PCMCIAPrtSp /* PCMCIA Attribute Space [byte] */
  43. #define PCMCIAMemSp PCMCIAPrtSp /* PCMCIA Memory Space [byte] */
  44. #define PCMCIA0Sp PCMCIASp /* PCMCIA 0 Space [byte] */
  45. #define PCMCIA0IOSp PCMCIAIOSp /* PCMCIA 0 I/O Space [byte] */
  46. #define PCMCIA0AttrSp PCMCIAAttrSp /* PCMCIA 0 Attribute Space [byte] */
  47. #define PCMCIA0MemSp PCMCIAMemSp /* PCMCIA 0 Memory Space [byte] */
  48. #define PCMCIA1Sp PCMCIASp /* PCMCIA 1 Space [byte] */
  49. #define PCMCIA1IOSp PCMCIAIOSp /* PCMCIA 1 I/O Space [byte] */
  50. #define PCMCIA1AttrSp PCMCIAAttrSp /* PCMCIA 1 Attribute Space [byte] */
  51. #define PCMCIA1MemSp PCMCIAMemSp /* PCMCIA 1 Memory Space [byte] */
  52. #define _PCMCIA(Nb) /* PCMCIA [0..1] */ \
  53. (0x20000000 + (Nb)*PCMCIASp)
  54. #define _PCMCIAIO(Nb) _PCMCIA (Nb) /* PCMCIA I/O [0..1] */
  55. #define _PCMCIAAttr(Nb) /* PCMCIA Attribute [0..1] */ \
  56. (_PCMCIA (Nb) + 2*PCMCIAPrtSp)
  57. #define _PCMCIAMem(Nb) /* PCMCIA Memory [0..1] */ \
  58. (_PCMCIA (Nb) + 3*PCMCIAPrtSp)
  59. #define _PCMCIA0 _PCMCIA (0) /* PCMCIA 0 */
  60. #define _PCMCIA0IO _PCMCIAIO (0) /* PCMCIA 0 I/O */
  61. #define _PCMCIA0Attr _PCMCIAAttr (0) /* PCMCIA 0 Attribute */
  62. #define _PCMCIA0Mem _PCMCIAMem (0) /* PCMCIA 0 Memory */
  63. #define _PCMCIA1 _PCMCIA (1) /* PCMCIA 1 */
  64. #define _PCMCIA1IO _PCMCIAIO (1) /* PCMCIA 1 I/O */
  65. #define _PCMCIA1Attr _PCMCIAAttr (1) /* PCMCIA 1 Attribute */
  66. #define _PCMCIA1Mem _PCMCIAMem (1) /* PCMCIA 1 Memory */
  67. /*
  68. * DMA Controller
  69. */
  70. #define DCSR0 __REG(0x40000000) /* DMA Control / Status Register for Channel 0 */
  71. #define DCSR1 __REG(0x40000004) /* DMA Control / Status Register for Channel 1 */
  72. #define DCSR2 __REG(0x40000008) /* DMA Control / Status Register for Channel 2 */
  73. #define DCSR3 __REG(0x4000000c) /* DMA Control / Status Register for Channel 3 */
  74. #define DCSR4 __REG(0x40000010) /* DMA Control / Status Register for Channel 4 */
  75. #define DCSR5 __REG(0x40000014) /* DMA Control / Status Register for Channel 5 */
  76. #define DCSR6 __REG(0x40000018) /* DMA Control / Status Register for Channel 6 */
  77. #define DCSR7 __REG(0x4000001c) /* DMA Control / Status Register for Channel 7 */
  78. #define DCSR8 __REG(0x40000020) /* DMA Control / Status Register for Channel 8 */
  79. #define DCSR9 __REG(0x40000024) /* DMA Control / Status Register for Channel 9 */
  80. #define DCSR10 __REG(0x40000028) /* DMA Control / Status Register for Channel 10 */
  81. #define DCSR11 __REG(0x4000002c) /* DMA Control / Status Register for Channel 11 */
  82. #define DCSR12 __REG(0x40000030) /* DMA Control / Status Register for Channel 12 */
  83. #define DCSR13 __REG(0x40000034) /* DMA Control / Status Register for Channel 13 */
  84. #define DCSR14 __REG(0x40000038) /* DMA Control / Status Register for Channel 14 */
  85. #define DCSR15 __REG(0x4000003c) /* DMA Control / Status Register for Channel 15 */
  86. #define DCSR(x) __REG2(0x40000000, (x) << 2)
  87. #define DCSR_RUN (1 << 31) /* Run Bit (read / write) */
  88. #define DCSR_NODESC (1 << 30) /* No-Descriptor Fetch (read / write) */
  89. #define DCSR_STOPIRQEN (1 << 29) /* Stop Interrupt Enable (read / write) */
  90. #define DCSR_REQPEND (1 << 8) /* Request Pending (read-only) */
  91. #define DCSR_STOPSTATE (1 << 3) /* Stop State (read-only) */
  92. #define DCSR_ENDINTR (1 << 2) /* End Interrupt (read / write) */
  93. #define DCSR_STARTINTR (1 << 1) /* Start Interrupt (read / write) */
  94. #define DCSR_BUSERR (1 << 0) /* Bus Error Interrupt (read / write) */
  95. #define DINT __REG(0x400000f0) /* DMA Interrupt Register */
  96. #define DRCMR0 __REG(0x40000100) /* Request to Channel Map Register for DREQ 0 */
  97. #define DRCMR1 __REG(0x40000104) /* Request to Channel Map Register for DREQ 1 */
  98. #define DRCMR2 __REG(0x40000108) /* Request to Channel Map Register for I2S receive Request */
  99. #define DRCMR3 __REG(0x4000010c) /* Request to Channel Map Register for I2S transmit Request */
  100. #define DRCMR4 __REG(0x40000110) /* Request to Channel Map Register for BTUART receive Request */
  101. #define DRCMR5 __REG(0x40000114) /* Request to Channel Map Register for BTUART transmit Request. */
  102. #define DRCMR6 __REG(0x40000118) /* Request to Channel Map Register for FFUART receive Request */
  103. #define DRCMR7 __REG(0x4000011c) /* Request to Channel Map Register for FFUART transmit Request */
  104. #define DRCMR8 __REG(0x40000120) /* Request to Channel Map Register for AC97 microphone Request */
  105. #define DRCMR9 __REG(0x40000124) /* Request to Channel Map Register for AC97 modem receive Request */
  106. #define DRCMR10 __REG(0x40000128) /* Request to Channel Map Register for AC97 modem transmit Request */
  107. #define DRCMR11 __REG(0x4000012c) /* Request to Channel Map Register for AC97 audio receive Request */
  108. #define DRCMR12 __REG(0x40000130) /* Request to Channel Map Register for AC97 audio transmit Request */
  109. #define DRCMR13 __REG(0x40000134) /* Request to Channel Map Register for SSP receive Request */
  110. #define DRCMR14 __REG(0x40000138) /* Request to Channel Map Register for SSP transmit Request */
  111. #define DRCMR15 __REG(0x4000013c) /* Reserved */
  112. #define DRCMR16 __REG(0x40000140) /* Reserved */
  113. #define DRCMR17 __REG(0x40000144) /* Request to Channel Map Register for ICP receive Request */
  114. #define DRCMR18 __REG(0x40000148) /* Request to Channel Map Register for ICP transmit Request */
  115. #define DRCMR19 __REG(0x4000014c) /* Request to Channel Map Register for STUART receive Request */
  116. #define DRCMR20 __REG(0x40000150) /* Request to Channel Map Register for STUART transmit Request */
  117. #define DRCMR21 __REG(0x40000154) /* Request to Channel Map Register for MMC receive Request */
  118. #define DRCMR22 __REG(0x40000158) /* Request to Channel Map Register for MMC transmit Request */
  119. #define DRCMR23 __REG(0x4000015c) /* Reserved */
  120. #define DRCMR24 __REG(0x40000160) /* Reserved */
  121. #define DRCMR25 __REG(0x40000164) /* Request to Channel Map Register for USB endpoint 1 Request */
  122. #define DRCMR26 __REG(0x40000168) /* Request to Channel Map Register for USB endpoint 2 Request */
  123. #define DRCMR27 __REG(0x4000016C) /* Request to Channel Map Register for USB endpoint 3 Request */
  124. #define DRCMR28 __REG(0x40000170) /* Request to Channel Map Register for USB endpoint 4 Request */
  125. #define DRCMR29 __REG(0x40000174) /* Reserved */
  126. #define DRCMR30 __REG(0x40000178) /* Request to Channel Map Register for USB endpoint 6 Request */
  127. #define DRCMR31 __REG(0x4000017C) /* Request to Channel Map Register for USB endpoint 7 Request */
  128. #define DRCMR32 __REG(0x40000180) /* Request to Channel Map Register for USB endpoint 8 Request */
  129. #define DRCMR33 __REG(0x40000184) /* Request to Channel Map Register for USB endpoint 9 Request */
  130. #define DRCMR34 __REG(0x40000188) /* Reserved */
  131. #define DRCMR35 __REG(0x4000018C) /* Request to Channel Map Register for USB endpoint 11 Request */
  132. #define DRCMR36 __REG(0x40000190) /* Request to Channel Map Register for USB endpoint 12 Request */
  133. #define DRCMR37 __REG(0x40000194) /* Request to Channel Map Register for USB endpoint 13 Request */
  134. #define DRCMR38 __REG(0x40000198) /* Request to Channel Map Register for USB endpoint 14 Request */
  135. #define DRCMR39 __REG(0x4000019C) /* Reserved */
  136. #define DRCMRRXSADR DRCMR2
  137. #define DRCMRTXSADR DRCMR3
  138. #define DRCMRRXBTRBR DRCMR4
  139. #define DRCMRTXBTTHR DRCMR5
  140. #define DRCMRRXFFRBR DRCMR6
  141. #define DRCMRTXFFTHR DRCMR7
  142. #define DRCMRRXMCDR DRCMR8
  143. #define DRCMRRXMODR DRCMR9
  144. #define DRCMRTXMODR DRCMR10
  145. #define DRCMRRXPCDR DRCMR11
  146. #define DRCMRTXPCDR DRCMR12
  147. #define DRCMRRXSSDR DRCMR13
  148. #define DRCMRTXSSDR DRCMR14
  149. #define DRCMRRXICDR DRCMR17
  150. #define DRCMRTXICDR DRCMR18
  151. #define DRCMRRXSTRBR DRCMR19
  152. #define DRCMRTXSTTHR DRCMR20
  153. #define DRCMRRXMMC DRCMR21
  154. #define DRCMRTXMMC DRCMR22
  155. #define DRCMR_MAPVLD (1 << 7) /* Map Valid (read / write) */
  156. #define DRCMR_CHLNUM 0x0f /* mask for Channel Number (read / write) */
  157. #define DDADR0 __REG(0x40000200) /* DMA Descriptor Address Register Channel 0 */
  158. #define DSADR0 __REG(0x40000204) /* DMA Source Address Register Channel 0 */
  159. #define DTADR0 __REG(0x40000208) /* DMA Target Address Register Channel 0 */
  160. #define DCMD0 __REG(0x4000020c) /* DMA Command Address Register Channel 0 */
  161. #define DDADR1 __REG(0x40000210) /* DMA Descriptor Address Register Channel 1 */
  162. #define DSADR1 __REG(0x40000214) /* DMA Source Address Register Channel 1 */
  163. #define DTADR1 __REG(0x40000218) /* DMA Target Address Register Channel 1 */
  164. #define DCMD1 __REG(0x4000021c) /* DMA Command Address Register Channel 1 */
  165. #define DDADR2 __REG(0x40000220) /* DMA Descriptor Address Register Channel 2 */
  166. #define DSADR2 __REG(0x40000224) /* DMA Source Address Register Channel 2 */
  167. #define DTADR2 __REG(0x40000228) /* DMA Target Address Register Channel 2 */
  168. #define DCMD2 __REG(0x4000022c) /* DMA Command Address Register Channel 2 */
  169. #define DDADR3 __REG(0x40000230) /* DMA Descriptor Address Register Channel 3 */
  170. #define DSADR3 __REG(0x40000234) /* DMA Source Address Register Channel 3 */
  171. #define DTADR3 __REG(0x40000238) /* DMA Target Address Register Channel 3 */
  172. #define DCMD3 __REG(0x4000023c) /* DMA Command Address Register Channel 3 */
  173. #define DDADR4 __REG(0x40000240) /* DMA Descriptor Address Register Channel 4 */
  174. #define DSADR4 __REG(0x40000244) /* DMA Source Address Register Channel 4 */
  175. #define DTADR4 __REG(0x40000248) /* DMA Target Address Register Channel 4 */
  176. #define DCMD4 __REG(0x4000024c) /* DMA Command Address Register Channel 4 */
  177. #define DDADR5 __REG(0x40000250) /* DMA Descriptor Address Register Channel 5 */
  178. #define DSADR5 __REG(0x40000254) /* DMA Source Address Register Channel 5 */
  179. #define DTADR5 __REG(0x40000258) /* DMA Target Address Register Channel 5 */
  180. #define DCMD5 __REG(0x4000025c) /* DMA Command Address Register Channel 5 */
  181. #define DDADR6 __REG(0x40000260) /* DMA Descriptor Address Register Channel 6 */
  182. #define DSADR6 __REG(0x40000264) /* DMA Source Address Register Channel 6 */
  183. #define DTADR6 __REG(0x40000268) /* DMA Target Address Register Channel 6 */
  184. #define DCMD6 __REG(0x4000026c) /* DMA Command Address Register Channel 6 */
  185. #define DDADR7 __REG(0x40000270) /* DMA Descriptor Address Register Channel 7 */
  186. #define DSADR7 __REG(0x40000274) /* DMA Source Address Register Channel 7 */
  187. #define DTADR7 __REG(0x40000278) /* DMA Target Address Register Channel 7 */
  188. #define DCMD7 __REG(0x4000027c) /* DMA Command Address Register Channel 7 */
  189. #define DDADR8 __REG(0x40000280) /* DMA Descriptor Address Register Channel 8 */
  190. #define DSADR8 __REG(0x40000284) /* DMA Source Address Register Channel 8 */
  191. #define DTADR8 __REG(0x40000288) /* DMA Target Address Register Channel 8 */
  192. #define DCMD8 __REG(0x4000028c) /* DMA Command Address Register Channel 8 */
  193. #define DDADR9 __REG(0x40000290) /* DMA Descriptor Address Register Channel 9 */
  194. #define DSADR9 __REG(0x40000294) /* DMA Source Address Register Channel 9 */
  195. #define DTADR9 __REG(0x40000298) /* DMA Target Address Register Channel 9 */
  196. #define DCMD9 __REG(0x4000029c) /* DMA Command Address Register Channel 9 */
  197. #define DDADR10 __REG(0x400002a0) /* DMA Descriptor Address Register Channel 10 */
  198. #define DSADR10 __REG(0x400002a4) /* DMA Source Address Register Channel 10 */
  199. #define DTADR10 __REG(0x400002a8) /* DMA Target Address Register Channel 10 */
  200. #define DCMD10 __REG(0x400002ac) /* DMA Command Address Register Channel 10 */
  201. #define DDADR11 __REG(0x400002b0) /* DMA Descriptor Address Register Channel 11 */
  202. #define DSADR11 __REG(0x400002b4) /* DMA Source Address Register Channel 11 */
  203. #define DTADR11 __REG(0x400002b8) /* DMA Target Address Register Channel 11 */
  204. #define DCMD11 __REG(0x400002bc) /* DMA Command Address Register Channel 11 */
  205. #define DDADR12 __REG(0x400002c0) /* DMA Descriptor Address Register Channel 12 */
  206. #define DSADR12 __REG(0x400002c4) /* DMA Source Address Register Channel 12 */
  207. #define DTADR12 __REG(0x400002c8) /* DMA Target Address Register Channel 12 */
  208. #define DCMD12 __REG(0x400002cc) /* DMA Command Address Register Channel 12 */
  209. #define DDADR13 __REG(0x400002d0) /* DMA Descriptor Address Register Channel 13 */
  210. #define DSADR13 __REG(0x400002d4) /* DMA Source Address Register Channel 13 */
  211. #define DTADR13 __REG(0x400002d8) /* DMA Target Address Register Channel 13 */
  212. #define DCMD13 __REG(0x400002dc) /* DMA Command Address Register Channel 13 */
  213. #define DDADR14 __REG(0x400002e0) /* DMA Descriptor Address Register Channel 14 */
  214. #define DSADR14 __REG(0x400002e4) /* DMA Source Address Register Channel 14 */
  215. #define DTADR14 __REG(0x400002e8) /* DMA Target Address Register Channel 14 */
  216. #define DCMD14 __REG(0x400002ec) /* DMA Command Address Register Channel 14 */
  217. #define DDADR15 __REG(0x400002f0) /* DMA Descriptor Address Register Channel 15 */
  218. #define DSADR15 __REG(0x400002f4) /* DMA Source Address Register Channel 15 */
  219. #define DTADR15 __REG(0x400002f8) /* DMA Target Address Register Channel 15 */
  220. #define DCMD15 __REG(0x400002fc) /* DMA Command Address Register Channel 15 */
  221. #define DDADR(x) __REG2(0x40000200, (x) << 4)
  222. #define DSADR(x) __REG2(0x40000204, (x) << 4)
  223. #define DTADR(x) __REG2(0x40000208, (x) << 4)
  224. #define DCMD(x) __REG2(0x4000020c, (x) << 4)
  225. #define DDADR_DESCADDR 0xfffffff0 /* Address of next descriptor (mask) */
  226. #define DDADR_STOP (1 << 0) /* Stop (read / write) */
  227. #define DCMD_INCSRCADDR (1 << 31) /* Source Address Increment Setting. */
  228. #define DCMD_INCTRGADDR (1 << 30) /* Target Address Increment Setting. */
  229. #define DCMD_FLOWSRC (1 << 29) /* Flow Control by the source. */
  230. #define DCMD_FLOWTRG (1 << 28) /* Flow Control by the target. */
  231. #define DCMD_STARTIRQEN (1 << 22) /* Start Interrupt Enable */
  232. #define DCMD_ENDIRQEN (1 << 21) /* End Interrupt Enable */
  233. #define DCMD_ENDIAN (1 << 18) /* Device Endian-ness. */
  234. #define DCMD_BURST8 (1 << 16) /* 8 byte burst */
  235. #define DCMD_BURST16 (2 << 16) /* 16 byte burst */
  236. #define DCMD_BURST32 (3 << 16) /* 32 byte burst */
  237. #define DCMD_WIDTH1 (1 << 14) /* 1 byte width */
  238. #define DCMD_WIDTH2 (2 << 14) /* 2 byte width (HalfWord) */
  239. #define DCMD_WIDTH4 (3 << 14) /* 4 byte width (Word) */
  240. #define DCMD_LENGTH 0x01fff /* length mask (max = 8K - 1) */
  241. /* default combinations */
  242. #define DCMD_RXPCDR (DCMD_INCTRGADDR|DCMD_FLOWSRC|DCMD_BURST32|DCMD_WIDTH4)
  243. #define DCMD_RXMCDR (DCMD_INCTRGADDR|DCMD_FLOWSRC|DCMD_BURST32|DCMD_WIDTH4)
  244. #define DCMD_TXPCDR (DCMD_INCSRCADDR|DCMD_FLOWTRG|DCMD_BURST32|DCMD_WIDTH4)
  245. /*
  246. * UARTs
  247. */
  248. /* Full Function UART (FFUART) */
  249. #define FFUART FFRBR
  250. #define FFRBR __REG(0x40100000) /* Receive Buffer Register (read only) */
  251. #define FFTHR __REG(0x40100000) /* Transmit Holding Register (write only) */
  252. #define FFIER __REG(0x40100004) /* Interrupt Enable Register (read/write) */
  253. #define FFIIR __REG(0x40100008) /* Interrupt ID Register (read only) */
  254. #define FFFCR __REG(0x40100008) /* FIFO Control Register (write only) */
  255. #define FFLCR __REG(0x4010000C) /* Line Control Register (read/write) */
  256. #define FFMCR __REG(0x40100010) /* Modem Control Register (read/write) */
  257. #define FFLSR __REG(0x40100014) /* Line Status Register (read only) */
  258. #define FFMSR __REG(0x40100018) /* Modem Status Register (read only) */
  259. #define FFSPR __REG(0x4010001C) /* Scratch Pad Register (read/write) */
  260. #define FFISR __REG(0x40100020) /* Infrared Selection Register (read/write) */
  261. #define FFDLL __REG(0x40100000) /* Divisor Latch Low Register (DLAB = 1) (read/write) */
  262. #define FFDLH __REG(0x40100004) /* Divisor Latch High Register (DLAB = 1) (read/write) */
  263. /* Bluetooth UART (BTUART) */
  264. #define BTUART BTRBR
  265. #define BTRBR __REG(0x40200000) /* Receive Buffer Register (read only) */
  266. #define BTTHR __REG(0x40200000) /* Transmit Holding Register (write only) */
  267. #define BTIER __REG(0x40200004) /* Interrupt Enable Register (read/write) */
  268. #define BTIIR __REG(0x40200008) /* Interrupt ID Register (read only) */
  269. #define BTFCR __REG(0x40200008) /* FIFO Control Register (write only) */
  270. #define BTLCR __REG(0x4020000C) /* Line Control Register (read/write) */
  271. #define BTMCR __REG(0x40200010) /* Modem Control Register (read/write) */
  272. #define BTLSR __REG(0x40200014) /* Line Status Register (read only) */
  273. #define BTMSR __REG(0x40200018) /* Modem Status Register (read only) */
  274. #define BTSPR __REG(0x4020001C) /* Scratch Pad Register (read/write) */
  275. #define BTISR __REG(0x40200020) /* Infrared Selection Register (read/write) */
  276. #define BTDLL __REG(0x40200000) /* Divisor Latch Low Register (DLAB = 1) (read/write) */
  277. #define BTDLH __REG(0x40200004) /* Divisor Latch High Register (DLAB = 1) (read/write) */
  278. /* Standard UART (STUART) */
  279. #define STUART STRBR
  280. #define STRBR __REG(0x40700000) /* Receive Buffer Register (read only) */
  281. #define STTHR __REG(0x40700000) /* Transmit Holding Register (write only) */
  282. #define STIER __REG(0x40700004) /* Interrupt Enable Register (read/write) */
  283. #define STIIR __REG(0x40700008) /* Interrupt ID Register (read only) */
  284. #define STFCR __REG(0x40700008) /* FIFO Control Register (write only) */
  285. #define STLCR __REG(0x4070000C) /* Line Control Register (read/write) */
  286. #define STMCR __REG(0x40700010) /* Modem Control Register (read/write) */
  287. #define STLSR __REG(0x40700014) /* Line Status Register (read only) */
  288. #define STMSR __REG(0x40700018) /* Reserved */
  289. #define STSPR __REG(0x4070001C) /* Scratch Pad Register (read/write) */
  290. #define STISR __REG(0x40700020) /* Infrared Selection Register (read/write) */
  291. #define STDLL __REG(0x40700000) /* Divisor Latch Low Register (DLAB = 1) (read/write) */
  292. #define STDLH __REG(0x40700004) /* Divisor Latch High Register (DLAB = 1) (read/write) */
  293. #define IER_DMAE (1 << 7) /* DMA Requests Enable */
  294. #define IER_UUE (1 << 6) /* UART Unit Enable */
  295. #define IER_NRZE (1 << 5) /* NRZ coding Enable */
  296. #define IER_RTIOE (1 << 4) /* Receiver Time Out Interrupt Enable */
  297. #define IER_MIE (1 << 3) /* Modem Interrupt Enable */
  298. #define IER_RLSE (1 << 2) /* Receiver Line Status Interrupt Enable */
  299. #define IER_TIE (1 << 1) /* Transmit Data request Interrupt Enable */
  300. #define IER_RAVIE (1 << 0) /* Receiver Data Available Interrupt Enable */
  301. #define IIR_FIFOES1 (1 << 7) /* FIFO Mode Enable Status */
  302. #define IIR_FIFOES0 (1 << 6) /* FIFO Mode Enable Status */
  303. #define IIR_TOD (1 << 3) /* Time Out Detected */
  304. #define IIR_IID2 (1 << 2) /* Interrupt Source Encoded */
  305. #define IIR_IID1 (1 << 1) /* Interrupt Source Encoded */
  306. #define IIR_IP (1 << 0) /* Interrupt Pending (active low) */
  307. #define FCR_ITL2 (1 << 7) /* Interrupt Trigger Level */
  308. #define FCR_ITL1 (1 << 6) /* Interrupt Trigger Level */
  309. #define FCR_RESETTF (1 << 2) /* Reset Transmitter FIFO */
  310. #define FCR_RESETRF (1 << 1) /* Reset Receiver FIFO */
  311. #define FCR_TRFIFOE (1 << 0) /* Transmit and Receive FIFO Enable */
  312. #define FCR_ITL_1 (0)
  313. #define FCR_ITL_8 (FCR_ITL1)
  314. #define FCR_ITL_16 (FCR_ITL2)
  315. #define FCR_ITL_32 (FCR_ITL2|FCR_ITL1)
  316. #define LCR_DLAB (1 << 7) /* Divisor Latch Access Bit */
  317. #define LCR_SB (1 << 6) /* Set Break */
  318. #define LCR_STKYP (1 << 5) /* Sticky Parity */
  319. #define LCR_EPS (1 << 4) /* Even Parity Select */
  320. #define LCR_PEN (1 << 3) /* Parity Enable */
  321. #define LCR_STB (1 << 2) /* Stop Bit */
  322. #define LCR_WLS1 (1 << 1) /* Word Length Select */
  323. #define LCR_WLS0 (1 << 0) /* Word Length Select */
  324. #define LSR_FIFOE (1 << 7) /* FIFO Error Status */
  325. #define LSR_TEMT (1 << 6) /* Transmitter Empty */
  326. #define LSR_TDRQ (1 << 5) /* Transmit Data Request */
  327. #define LSR_BI (1 << 4) /* Break Interrupt */
  328. #define LSR_FE (1 << 3) /* Framing Error */
  329. #define LSR_PE (1 << 2) /* Parity Error */
  330. #define LSR_OE (1 << 1) /* Overrun Error */
  331. #define LSR_DR (1 << 0) /* Data Ready */
  332. #define MCR_LOOP (1 << 4) */
  333. #define MCR_OUT2 (1 << 3) /* force MSR_DCD in loopback mode */
  334. #define MCR_OUT1 (1 << 2) /* force MSR_RI in loopback mode */
  335. #define MCR_RTS (1 << 1) /* Request to Send */
  336. #define MCR_DTR (1 << 0) /* Data Terminal Ready */
  337. #define MSR_DCD (1 << 7) /* Data Carrier Detect */
  338. #define MSR_RI (1 << 6) /* Ring Indicator */
  339. #define MSR_DSR (1 << 5) /* Data Set Ready */
  340. #define MSR_CTS (1 << 4) /* Clear To Send */
  341. #define MSR_DDCD (1 << 3) /* Delta Data Carrier Detect */
  342. #define MSR_TERI (1 << 2) /* Trailing Edge Ring Indicator */
  343. #define MSR_DDSR (1 << 1) /* Delta Data Set Ready */
  344. #define MSR_DCTS (1 << 0) /* Delta Clear To Send */
  345. /*
  346. * IrSR (Infrared Selection Register)
  347. */
  348. #define IrSR_OFFSET 0x20
  349. #define IrSR_RXPL_NEG_IS_ZERO (1<<4)
  350. #define IrSR_RXPL_POS_IS_ZERO 0x0
  351. #define IrSR_TXPL_NEG_IS_ZERO (1<<3)
  352. #define IrSR_TXPL_POS_IS_ZERO 0x0
  353. #define IrSR_XMODE_PULSE_1_6 (1<<2)
  354. #define IrSR_XMODE_PULSE_3_16 0x0
  355. #define IrSR_RCVEIR_IR_MODE (1<<1)
  356. #define IrSR_RCVEIR_UART_MODE 0x0
  357. #define IrSR_XMITIR_IR_MODE (1<<0)
  358. #define IrSR_XMITIR_UART_MODE 0x0
  359. #define IrSR_IR_RECEIVE_ON (\
  360. IrSR_RXPL_NEG_IS_ZERO | \
  361. IrSR_TXPL_POS_IS_ZERO | \
  362. IrSR_XMODE_PULSE_3_16 | \
  363. IrSR_RCVEIR_IR_MODE | \
  364. IrSR_XMITIR_UART_MODE)
  365. #define IrSR_IR_TRANSMIT_ON (\
  366. IrSR_RXPL_NEG_IS_ZERO | \
  367. IrSR_TXPL_POS_IS_ZERO | \
  368. IrSR_XMODE_PULSE_3_16 | \
  369. IrSR_RCVEIR_UART_MODE | \
  370. IrSR_XMITIR_IR_MODE)
  371. /*
  372. * I2C registers
  373. */
  374. #define IBMR __REG(0x40301680) /* I2C Bus Monitor Register - IBMR */
  375. #define IDBR __REG(0x40301688) /* I2C Data Buffer Register - IDBR */
  376. #define ICR __REG(0x40301690) /* I2C Control Register - ICR */
  377. #define ISR __REG(0x40301698) /* I2C Status Register - ISR */
  378. #define ISAR __REG(0x403016A0) /* I2C Slave Address Register - ISAR */
  379. /*
  380. * Serial Audio Controller
  381. */
  382. /* FIXME the audio defines collide w/ the SA1111 defines. I don't like these
  383. * short defines because there is too much chance of namespace collision */
  384. /*#define SACR0 __REG(0x40400000) / Global Control Register */
  385. /*#define SACR1 __REG(0x40400004) / Serial Audio I 2 S/MSB-Justified Control Register */
  386. /*#define SASR0 __REG(0x4040000C) / Serial Audio I 2 S/MSB-Justified Interface and FIFO Status Register */
  387. /*#define SAIMR __REG(0x40400014) / Serial Audio Interrupt Mask Register */
  388. /*#define SAICR __REG(0x40400018) / Serial Audio Interrupt Clear Register */
  389. /*#define SADIV __REG(0x40400060) / Audio Clock Divider Register. */
  390. /*#define SADR __REG(0x40400080) / Serial Audio Data Register (TX and RX FIFO access Register). */
  391. /*
  392. * AC97 Controller registers
  393. */
  394. #define POCR __REG(0x40500000) /* PCM Out Control Register */
  395. #define POCR_FEIE (1 << 3) /* FIFO Error Interrupt Enable */
  396. #define PICR __REG(0x40500004) /* PCM In Control Register */
  397. #define PICR_FEIE (1 << 3) /* FIFO Error Interrupt Enable */
  398. #define MCCR __REG(0x40500008) /* Mic In Control Register */
  399. #define MCCR_FEIE (1 << 3) /* FIFO Error Interrupt Enable */
  400. #define GCR __REG(0x4050000C) /* Global Control Register */
  401. #define GCR_CDONE_IE (1 << 19) /* Command Done Interrupt Enable */
  402. #define GCR_SDONE_IE (1 << 18) /* Status Done Interrupt Enable */
  403. #define GCR_SECRDY_IEN (1 << 9) /* Secondary Ready Interrupt Enable */
  404. #define GCR_PRIRDY_IEN (1 << 8) /* Primary Ready Interrupt Enable */
  405. #define GCR_SECRES_IEN (1 << 5) /* Secondary Resume Interrupt Enable */
  406. #define GCR_PRIRES_IEN (1 << 4) /* Primary Resume Interrupt Enable */
  407. #define GCR_ACLINK_OFF (1 << 3) /* AC-link Shut Off */
  408. #define GCR_WARM_RST (1 << 2) /* AC97 Warm Reset */
  409. #define GCR_COLD_RST (1 << 1) /* AC'97 Cold Reset (0 = active) */
  410. #define GCR_GIE (1 << 0) /* Codec GPI Interrupt Enable */
  411. #define POSR __REG(0x40500010) /* PCM Out Status Register */
  412. #define POSR_FIFOE (1 << 4) /* FIFO error */
  413. #define PISR __REG(0x40500014) /* PCM In Status Register */
  414. #define PISR_FIFOE (1 << 4) /* FIFO error */
  415. #define MCSR __REG(0x40500018) /* Mic In Status Register */
  416. #define MCSR_FIFOE (1 << 4) /* FIFO error */
  417. #define GSR __REG(0x4050001C) /* Global Status Register */
  418. #define GSR_CDONE (1 << 19) /* Command Done */
  419. #define GSR_SDONE (1 << 18) /* Status Done */
  420. #define GSR_RDCS (1 << 15) /* Read Completion Status */
  421. #define GSR_BIT3SLT12 (1 << 14) /* Bit 3 of slot 12 */
  422. #define GSR_BIT2SLT12 (1 << 13) /* Bit 2 of slot 12 */
  423. #define GSR_BIT1SLT12 (1 << 12) /* Bit 1 of slot 12 */
  424. #define GSR_SECRES (1 << 11) /* Secondary Resume Interrupt */
  425. #define GSR_PRIRES (1 << 10) /* Primary Resume Interrupt */
  426. #define GSR_SCR (1 << 9) /* Secondary Codec Ready */
  427. #define GSR_PCR (1 << 8) /* Primary Codec Ready */
  428. #define GSR_MINT (1 << 7) /* Mic In Interrupt */
  429. #define GSR_POINT (1 << 6) /* PCM Out Interrupt */
  430. #define GSR_PIINT (1 << 5) /* PCM In Interrupt */
  431. #define GSR_MOINT (1 << 2) /* Modem Out Interrupt */
  432. #define GSR_MIINT (1 << 1) /* Modem In Interrupt */
  433. #define GSR_GSCI (1 << 0) /* Codec GPI Status Change Interrupt */
  434. #define CAR __REG(0x40500020) /* CODEC Access Register */
  435. #define CAR_CAIP (1 << 0) /* Codec Access In Progress */
  436. #define PCDR __REG(0x40500040) /* PCM FIFO Data Register */
  437. #define MCDR __REG(0x40500060) /* Mic-in FIFO Data Register */
  438. #define MOCR __REG(0x40500100) /* Modem Out Control Register */
  439. #define MOCR_FEIE (1 << 3) /* FIFO Error */
  440. #define MICR __REG(0x40500108) /* Modem In Control Register */
  441. #define MICR_FEIE (1 << 3) /* FIFO Error */
  442. #define MOSR __REG(0x40500110) /* Modem Out Status Register */
  443. #define MOSR_FIFOE (1 << 4) /* FIFO error */
  444. #define MISR __REG(0x40500118) /* Modem In Status Register */
  445. #define MISR_FIFOE (1 << 4) /* FIFO error */
  446. #define MODR __REG(0x40500140) /* Modem FIFO Data Register */
  447. #define PAC_REG_BASE __REG(0x40500200) /* Primary Audio Codec */
  448. #define SAC_REG_BASE __REG(0x40500300) /* Secondary Audio Codec */
  449. #define PMC_REG_BASE __REG(0x40500400) /* Primary Modem Codec */
  450. #define SMC_REG_BASE __REG(0x40500500) /* Secondary Modem Codec */
  451. /*
  452. * USB Device Controller
  453. */
  454. #define UDCCR __REG(0x40600000) /* UDC Control Register */
  455. #define UDCCS0 __REG(0x40600010) /* UDC Endpoint 0 Control/Status Register */
  456. #define UDCCS1 __REG(0x40600014) /* UDC Endpoint 1 (IN) Control/Status Register */
  457. #define UDCCS2 __REG(0x40600018) /* UDC Endpoint 2 (OUT) Control/Status Register */
  458. #define UDCCS3 __REG(0x4060001C) /* UDC Endpoint 3 (IN) Control/Status Register */
  459. #define UDCCS4 __REG(0x40600020) /* UDC Endpoint 4 (OUT) Control/Status Register */
  460. #define UDCCS5 __REG(0x40600024) /* UDC Endpoint 5 (Interrupt) Control/Status Register */
  461. #define UDCCS6 __REG(0x40600028) /* UDC Endpoint 6 (IN) Control/Status Register */
  462. #define UDCCS7 __REG(0x4060002C) /* UDC Endpoint 7 (OUT) Control/Status Register */
  463. #define UDCCS8 __REG(0x40600030) /* UDC Endpoint 8 (IN) Control/Status Register */
  464. #define UDCCS9 __REG(0x40600034) /* UDC Endpoint 9 (OUT) Control/Status Register */
  465. #define UDCCS10 __REG(0x40600038) /* UDC Endpoint 10 (Interrupt) Control/Status Register */
  466. #define UDCCS11 __REG(0x4060003C) /* UDC Endpoint 11 (IN) Control/Status Register */
  467. #define UDCCS12 __REG(0x40600040) /* UDC Endpoint 12 (OUT) Control/Status Register */
  468. #define UDCCS13 __REG(0x40600044) /* UDC Endpoint 13 (IN) Control/Status Register */
  469. #define UDCCS14 __REG(0x40600048) /* UDC Endpoint 14 (OUT) Control/Status Register */
  470. #define UDCCS15 __REG(0x4060004C) /* UDC Endpoint 15 (Interrupt) Control/Status Register */
  471. #define UFNRH __REG(0x40600060) /* UDC Frame Number Register High */
  472. #define UFNRL __REG(0x40600064) /* UDC Frame Number Register Low */
  473. #define UBCR2 __REG(0x40600068) /* UDC Byte Count Reg 2 */
  474. #define UBCR4 __REG(0x4060006c) /* UDC Byte Count Reg 4 */
  475. #define UBCR7 __REG(0x40600070) /* UDC Byte Count Reg 7 */
  476. #define UBCR9 __REG(0x40600074) /* UDC Byte Count Reg 9 */
  477. #define UBCR12 __REG(0x40600078) /* UDC Byte Count Reg 12 */
  478. #define UBCR14 __REG(0x4060007c) /* UDC Byte Count Reg 14 */
  479. #define UDDR0 __REG(0x40600080) /* UDC Endpoint 0 Data Register */
  480. #define UDDR1 __REG(0x40600100) /* UDC Endpoint 1 Data Register */
  481. #define UDDR2 __REG(0x40600180) /* UDC Endpoint 2 Data Register */
  482. #define UDDR3 __REG(0x40600200) /* UDC Endpoint 3 Data Register */
  483. #define UDDR4 __REG(0x40600400) /* UDC Endpoint 4 Data Register */
  484. #define UDDR5 __REG(0x406000A0) /* UDC Endpoint 5 Data Register */
  485. #define UDDR6 __REG(0x40600600) /* UDC Endpoint 6 Data Register */
  486. #define UDDR7 __REG(0x40600680) /* UDC Endpoint 7 Data Register */
  487. #define UDDR8 __REG(0x40600700) /* UDC Endpoint 8 Data Register */
  488. #define UDDR9 __REG(0x40600900) /* UDC Endpoint 9 Data Register */
  489. #define UDDR10 __REG(0x406000C0) /* UDC Endpoint 10 Data Register */
  490. #define UDDR11 __REG(0x40600B00) /* UDC Endpoint 11 Data Register */
  491. #define UDDR12 __REG(0x40600B80) /* UDC Endpoint 12 Data Register */
  492. #define UDDR13 __REG(0x40600C00) /* UDC Endpoint 13 Data Register */
  493. #define UDDR14 __REG(0x40600E00) /* UDC Endpoint 14 Data Register */
  494. #define UDDR15 __REG(0x406000E0) /* UDC Endpoint 15 Data Register */
  495. #define UICR0 __REG(0x40600050) /* UDC Interrupt Control Register 0 */
  496. #define UICR1 __REG(0x40600054) /* UDC Interrupt Control Register 1 */
  497. #define USIR0 __REG(0x40600058) /* UDC Status Interrupt Register 0 */
  498. #define USIR1 __REG(0x4060005C) /* UDC Status Interrupt Register 1 */
  499. /*
  500. * Fast Infrared Communication Port
  501. */
  502. #define ICCR0 __REG(0x40800000) /* ICP Control Register 0 */
  503. #define ICCR1 __REG(0x40800004) /* ICP Control Register 1 */
  504. #define ICCR2 __REG(0x40800008) /* ICP Control Register 2 */
  505. #define ICDR __REG(0x4080000c) /* ICP Data Register */
  506. #define ICSR0 __REG(0x40800014) /* ICP Status Register 0 */
  507. #define ICSR1 __REG(0x40800018) /* ICP Status Register 1 */
  508. /*
  509. * Real Time Clock
  510. */
  511. #define RCNR __REG(0x40900000) /* RTC Count Register */
  512. #define RTAR __REG(0x40900004) /* RTC Alarm Register */
  513. #define RTSR __REG(0x40900008) /* RTC Status Register */
  514. #define RTTR __REG(0x4090000C) /* RTC Timer Trim Register */
  515. #define RTSR_HZE (1 << 3) /* HZ interrupt enable */
  516. #define RTSR_ALE (1 << 2) /* RTC alarm interrupt enable */
  517. #define RTSR_HZ (1 << 1) /* HZ rising-edge detected */
  518. #define RTSR_AL (1 << 0) /* RTC alarm detected */
  519. /*
  520. * OS Timer & Match Registers
  521. */
  522. #define OSMR0 __REG(0x40A00000) /* */
  523. #define OSMR1 __REG(0x40A00004) /* */
  524. #define OSMR2 __REG(0x40A00008) /* */
  525. #define OSMR3 __REG(0x40A0000C) /* */
  526. #define OSCR __REG(0x40A00010) /* OS Timer Counter Register */
  527. #define OSSR __REG(0x40A00014) /* OS Timer Status Register */
  528. #define OWER __REG(0x40A00018) /* OS Timer Watchdog Enable Register */
  529. #define OIER __REG(0x40A0001C) /* OS Timer Interrupt Enable Register */
  530. #define OSSR_M3 (1 << 3) /* Match status channel 3 */
  531. #define OSSR_M2 (1 << 2) /* Match status channel 2 */
  532. #define OSSR_M1 (1 << 1) /* Match status channel 1 */
  533. #define OSSR_M0 (1 << 0) /* Match status channel 0 */
  534. #define OWER_WME (1 << 0) /* Watchdog Match Enable */
  535. #define OIER_E3 (1 << 3) /* Interrupt enable channel 3 */
  536. #define OIER_E2 (1 << 2) /* Interrupt enable channel 2 */
  537. #define OIER_E1 (1 << 1) /* Interrupt enable channel 1 */
  538. #define OIER_E0 (1 << 0) /* Interrupt enable channel 0 */
  539. /*
  540. * Pulse Width Modulator
  541. */
  542. #define PWM_CTRL0 __REG(0x40B00000) /* PWM 0 Control Register */
  543. #define PWM_PWDUTY0 __REG(0x40B00004) /* PWM 0 Duty Cycle Register */
  544. #define PWM_PERVAL0 __REG(0x40B00008) /* PWM 0 Period Control Register */
  545. #define PWM_CTRL1 __REG(0x40C00000) /* PWM 1Control Register */
  546. #define PWM_PWDUTY1 __REG(0x40C00004) /* PWM 1 Duty Cycle Register */
  547. #define PWM_PERVAL1 __REG(0x40C00008) /* PWM 1 Period Control Register */
  548. /*
  549. * Interrupt Controller
  550. */
  551. #define ICIP __REG(0x40D00000) /* Interrupt Controller IRQ Pending Register */
  552. #define ICMR __REG(0x40D00004) /* Interrupt Controller Mask Register */
  553. #define ICLR __REG(0x40D00008) /* Interrupt Controller Level Register */
  554. #define ICFP __REG(0x40D0000C) /* Interrupt Controller FIQ Pending Register */
  555. #define ICPR __REG(0x40D00010) /* Interrupt Controller Pending Register */
  556. #define ICCR __REG(0x40D00014) /* Interrupt Controller Control Register */
  557. /*
  558. * General Purpose I/O
  559. */
  560. #define GPLR0 __REG(0x40E00000) /* GPIO Pin-Level Register GPIO<31:0> */
  561. #define GPLR1 __REG(0x40E00004) /* GPIO Pin-Level Register GPIO<63:32> */
  562. #define GPLR2 __REG(0x40E00008) /* GPIO Pin-Level Register GPIO<80:64> */
  563. #define GPDR0 __REG(0x40E0000C) /* GPIO Pin Direction Register GPIO<31:0> */
  564. #define GPDR1 __REG(0x40E00010) /* GPIO Pin Direction Register GPIO<63:32> */
  565. #define GPDR2 __REG(0x40E00014) /* GPIO Pin Direction Register GPIO<80:64> */
  566. #define GPSR0 __REG(0x40E00018) /* GPIO Pin Output Set Register GPIO<31:0> */
  567. #define GPSR1 __REG(0x40E0001C) /* GPIO Pin Output Set Register GPIO<63:32> */
  568. #define GPSR2 __REG(0x40E00020) /* GPIO Pin Output Set Register GPIO<80:64> */
  569. #define GPCR0 __REG(0x40E00024) /* GPIO Pin Output Clear Register GPIO<31:0> */
  570. #define GPCR1 __REG(0x40E00028) /* GPIO Pin Output Clear Register GPIO <63:32> */
  571. #define GPCR2 __REG(0x40E0002C) /* GPIO Pin Output Clear Register GPIO <80:64> */
  572. #define GRER0 __REG(0x40E00030) /* GPIO Rising-Edge Detect Register GPIO<31:0> */
  573. #define GRER1 __REG(0x40E00034) /* GPIO Rising-Edge Detect Register GPIO<63:32> */
  574. #define GRER2 __REG(0x40E00038) /* GPIO Rising-Edge Detect Register GPIO<80:64> */
  575. #define GFER0 __REG(0x40E0003C) /* GPIO Falling-Edge Detect Register GPIO<31:0> */
  576. #define GFER1 __REG(0x40E00040) /* GPIO Falling-Edge Detect Register GPIO<63:32> */
  577. #define GFER2 __REG(0x40E00044) /* GPIO Falling-Edge Detect Register GPIO<80:64> */
  578. #define GEDR0 __REG(0x40E00048) /* GPIO Edge Detect Status Register GPIO<31:0> */
  579. #define GEDR1 __REG(0x40E0004C) /* GPIO Edge Detect Status Register GPIO<63:32> */
  580. #define GEDR2 __REG(0x40E00050) /* GPIO Edge Detect Status Register GPIO<80:64> */
  581. #define GAFR0_L __REG(0x40E00054) /* GPIO Alternate Function Select Register GPIO<15:0> */
  582. #define GAFR0_U __REG(0x40E00058) /* GPIO Alternate Function Select Register GPIO<31:16> */
  583. #define GAFR1_L __REG(0x40E0005C) /* GPIO Alternate Function Select Register GPIO<47:32> */
  584. #define GAFR1_U __REG(0x40E00060) /* GPIO Alternate Function Select Register GPIO<63:48> */
  585. #define GAFR2_L __REG(0x40E00064) /* GPIO Alternate Function Select Register GPIO<79:64> */
  586. #define GAFR2_U __REG(0x40E00068) /* GPIO Alternate Function Select Register GPIO 80 */
  587. /* More handy macros. The argument is a literal GPIO number. */
  588. #define GPIO_bit(x) (1 << ((x) & 0x1f))
  589. #define GPLR(x) __REG2(0x40E00000, ((x) & 0x60) >> 3)
  590. #define GPDR(x) __REG2(0x40E0000C, ((x) & 0x60) >> 3)
  591. #define GPSR(x) __REG2(0x40E00018, ((x) & 0x60) >> 3)
  592. #define GPCR(x) __REG2(0x40E00024, ((x) & 0x60) >> 3)
  593. #define GRER(x) __REG2(0x40E00030, ((x) & 0x60) >> 3)
  594. #define GFER(x) __REG2(0x40E0003C, ((x) & 0x60) >> 3)
  595. #define GEDR(x) __REG2(0x40E00048, ((x) & 0x60) >> 3)
  596. #define GAFR(x) __REG2(0x40E00054, ((x) & 0x70) >> 2)
  597. /* GPIO alternate function assignments */
  598. #define GPIO1_RST 1 /* reset */
  599. #define GPIO6_MMCCLK 6 /* MMC Clock */
  600. #define GPIO8_48MHz 7 /* 48 MHz clock output */
  601. #define GPIO8_MMCCS0 8 /* MMC Chip Select 0 */
  602. #define GPIO9_MMCCS1 9 /* MMC Chip Select 1 */
  603. #define GPIO10_RTCCLK 10 /* real time clock (1 Hz) */
  604. #define GPIO11_3_6MHz 11 /* 3.6 MHz oscillator out */
  605. #define GPIO12_32KHz 12 /* 32 kHz out */
  606. #define GPIO13_MBGNT 13 /* memory controller grant */
  607. #define GPIO14_MBREQ 14 /* alternate bus master request */
  608. #define GPIO15_nCS_1 15 /* chip select 1 */
  609. #define GPIO16_PWM0 16 /* PWM0 output */
  610. #define GPIO17_PWM1 17 /* PWM1 output */
  611. #define GPIO18_RDY 18 /* Ext. Bus Ready */
  612. #define GPIO19_DREQ1 19 /* External DMA Request */
  613. #define GPIO20_DREQ0 20 /* External DMA Request */
  614. #define GPIO23_SCLK 23 /* SSP clock */
  615. #define GPIO24_SFRM 24 /* SSP Frame */
  616. #define GPIO25_STXD 25 /* SSP transmit */
  617. #define GPIO26_SRXD 26 /* SSP receive */
  618. #define GPIO27_SEXTCLK 27 /* SSP ext_clk */
  619. #define GPIO28_BITCLK 28 /* AC97/I2S bit_clk */
  620. #define GPIO29_SDATA_IN 29 /* AC97 Sdata_in0 / I2S Sdata_in */
  621. #define GPIO30_SDATA_OUT 30 /* AC97/I2S Sdata_out */
  622. #define GPIO31_SYNC 31 /* AC97/I2S sync */
  623. #define GPIO32_SDATA_IN1 32 /* AC97 Sdata_in1 */
  624. #define GPIO33_nCS_5 33 /* chip select 5 */
  625. #define GPIO34_FFRXD 34 /* FFUART receive */
  626. #define GPIO34_MMCCS0 34 /* MMC Chip Select 0 */
  627. #define GPIO35_FFCTS 35 /* FFUART Clear to send */
  628. #define GPIO36_FFDCD 36 /* FFUART Data carrier detect */
  629. #define GPIO37_FFDSR 37 /* FFUART data set ready */
  630. #define GPIO38_FFRI 38 /* FFUART Ring Indicator */
  631. #define GPIO39_MMCCS1 39 /* MMC Chip Select 1 */
  632. #define GPIO39_FFTXD 39 /* FFUART transmit data */
  633. #define GPIO40_FFDTR 40 /* FFUART data terminal Ready */
  634. #define GPIO41_FFRTS 41 /* FFUART request to send */
  635. #define GPIO42_BTRXD 42 /* BTUART receive data */
  636. #define GPIO43_BTTXD 43 /* BTUART transmit data */
  637. #define GPIO44_BTCTS 44 /* BTUART clear to send */
  638. #define GPIO45_BTRTS 45 /* BTUART request to send */
  639. #define GPIO46_ICPRXD 46 /* ICP receive data */
  640. #define GPIO46_STRXD 46 /* STD_UART receive data */
  641. #define GPIO47_ICPTXD 47 /* ICP transmit data */
  642. #define GPIO47_STTXD 47 /* STD_UART transmit data */
  643. #define GPIO48_nPOE 48 /* Output Enable for Card Space */
  644. #define GPIO49_nPWE 49 /* Write Enable for Card Space */
  645. #define GPIO50_nPIOR 50 /* I/O Read for Card Space */
  646. #define GPIO51_nPIOW 51 /* I/O Write for Card Space */
  647. #define GPIO52_nPCE_1 52 /* Card Enable for Card Space */
  648. #define GPIO53_nPCE_2 53 /* Card Enable for Card Space */
  649. #define GPIO53_MMCCLK 53 /* MMC Clock */
  650. #define GPIO54_MMCCLK 54 /* MMC Clock */
  651. #define GPIO54_pSKTSEL 54 /* Socket Select for Card Space */
  652. #define GPIO55_nPREG 55 /* Card Address bit 26 */
  653. #define GPIO56_nPWAIT 56 /* Wait signal for Card Space */
  654. #define GPIO57_nIOIS16 57 /* Bus Width select for I/O Card Space */
  655. #define GPIO58_LDD_0 58 /* LCD data pin 0 */
  656. #define GPIO59_LDD_1 59 /* LCD data pin 1 */
  657. #define GPIO60_LDD_2 60 /* LCD data pin 2 */
  658. #define GPIO61_LDD_3 61 /* LCD data pin 3 */
  659. #define GPIO62_LDD_4 62 /* LCD data pin 4 */
  660. #define GPIO63_LDD_5 63 /* LCD data pin 5 */
  661. #define GPIO64_LDD_6 64 /* LCD data pin 6 */
  662. #define GPIO65_LDD_7 65 /* LCD data pin 7 */
  663. #define GPIO66_LDD_8 66 /* LCD data pin 8 */
  664. #define GPIO66_MBREQ 66 /* alternate bus master req */
  665. #define GPIO67_LDD_9 67 /* LCD data pin 9 */
  666. #define GPIO67_MMCCS0 67 /* MMC Chip Select 0 */
  667. #define GPIO68_LDD_10 68 /* LCD data pin 10 */
  668. #define GPIO68_MMCCS1 68 /* MMC Chip Select 1 */
  669. #define GPIO69_LDD_11 69 /* LCD data pin 11 */
  670. #define GPIO69_MMCCLK 69 /* MMC_CLK */
  671. #define GPIO70_LDD_12 70 /* LCD data pin 12 */
  672. #define GPIO70_RTCCLK 70 /* Real Time clock (1 Hz) */
  673. #define GPIO71_LDD_13 71 /* LCD data pin 13 */
  674. #define GPIO71_3_6MHz 71 /* 3.6 MHz Oscillator clock */
  675. #define GPIO72_LDD_14 72 /* LCD data pin 14 */
  676. #define GPIO72_32kHz 72 /* 32 kHz clock */
  677. #define GPIO73_LDD_15 73 /* LCD data pin 15 */
  678. #define GPIO73_MBGNT 73 /* Memory controller grant */
  679. #define GPIO74_LCD_FCLK 74 /* LCD Frame clock */
  680. #define GPIO75_LCD_LCLK 75 /* LCD line clock */
  681. #define GPIO76_LCD_PCLK 76 /* LCD Pixel clock */
  682. #define GPIO77_LCD_ACBIAS 77 /* LCD AC Bias */
  683. #define GPIO78_nCS_2 78 /* chip select 2 */
  684. #define GPIO79_nCS_3 79 /* chip select 3 */
  685. #define GPIO80_nCS_4 80 /* chip select 4 */
  686. /* GPIO alternate function mode & direction */
  687. #define GPIO_IN 0x000
  688. #define GPIO_OUT 0x080
  689. #define GPIO_ALT_FN_1_IN 0x100
  690. #define GPIO_ALT_FN_1_OUT 0x180
  691. #define GPIO_ALT_FN_2_IN 0x200
  692. #define GPIO_ALT_FN_2_OUT 0x280
  693. #define GPIO_ALT_FN_3_IN 0x300
  694. #define GPIO_ALT_FN_3_OUT 0x380
  695. #define GPIO_MD_MASK_NR 0x07f
  696. #define GPIO_MD_MASK_DIR 0x080
  697. #define GPIO_MD_MASK_FN 0x300
  698. #define GPIO1_RTS_MD ( 1 | GPIO_ALT_FN_1_IN)
  699. #define GPIO6_MMCCLK_MD ( 6 | GPIO_ALT_FN_1_OUT)
  700. #define GPIO8_48MHz_MD ( 8 | GPIO_ALT_FN_1_OUT)
  701. #define GPIO8_MMCCS0_MD ( 8 | GPIO_ALT_FN_1_OUT)
  702. #define GPIO9_MMCCS1_MD ( 9 | GPIO_ALT_FN_1_OUT)
  703. #define GPIO10_RTCCLK_MD (10 | GPIO_ALT_FN_1_OUT)
  704. #define GPIO11_3_6MHz_MD (11 | GPIO_ALT_FN_1_OUT)
  705. #define GPIO12_32KHz_MD (12 | GPIO_ALT_FN_1_OUT)
  706. #define GPIO13_MBGNT_MD (13 | GPIO_ALT_FN_2_OUT)
  707. #define GPIO14_MBREQ_MD (14 | GPIO_ALT_FN_1_IN)
  708. #define GPIO15_nCS_1_MD (15 | GPIO_ALT_FN_2_OUT)
  709. #define GPIO16_PWM0_MD (16 | GPIO_ALT_FN_2_OUT)
  710. #define GPIO17_PWM1_MD (17 | GPIO_ALT_FN_2_OUT)
  711. #define GPIO18_RDY_MD (18 | GPIO_ALT_FN_1_IN)
  712. #define GPIO19_DREQ1_MD (19 | GPIO_ALT_FN_1_IN)
  713. #define GPIO20_DREQ0_MD (20 | GPIO_ALT_FN_1_IN)
  714. #define GPIO23_SCLK_md (23 | GPIO_ALT_FN_2_OUT)
  715. #define GPIO24_SFRM_MD (24 | GPIO_ALT_FN_2_OUT)
  716. #define GPIO25_STXD_MD (25 | GPIO_ALT_FN_2_OUT)
  717. #define GPIO26_SRXD_MD (26 | GPIO_ALT_FN_1_IN)
  718. #define GPIO27_SEXTCLK_MD (27 | GPIO_ALT_FN_1_IN)
  719. #define GPIO28_BITCLK_AC97_MD (28 | GPIO_ALT_FN_1_IN)
  720. #define GPIO28_BITCLK_I2S_MD (28 | GPIO_ALT_FN_2_IN)
  721. #define GPIO29_SDATA_IN_AC97_MD (29 | GPIO_ALT_FN_1_IN)
  722. #define GPIO29_SDATA_IN_I2S_MD (29 | GPIO_ALT_FN_2_IN)
  723. #define GPIO30_SDATA_OUT_AC97_MD (30 | GPIO_ALT_FN_2_OUT)
  724. #define GPIO30_SDATA_OUT_I2S_MD (30 | GPIO_ALT_FN_1_OUT)
  725. #define GPIO31_SYNC_AC97_MD (31 | GPIO_ALT_FN_2_OUT)
  726. #define GPIO31_SYNC_I2S_MD (31 | GPIO_ALT_FN_1_OUT)
  727. #define GPIO32_SDATA_IN1_AC97_MD (32 | GPIO_ALT_FN_1_IN)
  728. #define GPIO33_nCS_5_MD (33 | GPIO_ALT_FN_2_OUT)
  729. #define GPIO34_FFRXD_MD (34 | GPIO_ALT_FN_1_IN)
  730. #define GPIO34_MMCCS0_MD (34 | GPIO_ALT_FN_2_OUT)
  731. #define GPIO35_FFCTS_MD (35 | GPIO_ALT_FN_1_IN)
  732. #define GPIO36_FFDCD_MD (36 | GPIO_ALT_FN_1_IN)
  733. #define GPIO37_FFDSR_MD (37 | GPIO_ALT_FN_1_IN)
  734. #define GPIO38_FFRI_MD (38 | GPIO_ALT_FN_1_IN)
  735. #define GPIO39_MMCCS1_MD (39 | GPIO_ALT_FN_1_OUT)
  736. #define GPIO39_FFTXD_MD (39 | GPIO_ALT_FN_2_OUT)
  737. #define GPIO40_FFDTR_MD (40 | GPIO_ALT_FN_2_OUT)
  738. #define GPIO41_FFRTS_MD (41 | GPIO_ALT_FN_2_OUT)
  739. #define GPIO42_BTRXD_MD (42 | GPIO_ALT_FN_1_IN)
  740. #define GPIO43_BTTXD_MD (43 | GPIO_ALT_FN_2_OUT)
  741. #define GPIO44_BTCTS_MD (44 | GPIO_ALT_FN_1_IN)
  742. #define GPIO45_BTRTS_MD (45 | GPIO_ALT_FN_2_OUT)
  743. #define GPIO46_ICPRXD_MD (46 | GPIO_ALT_FN_1_IN)
  744. #define GPIO46_STRXD_MD (46 | GPIO_ALT_FN_2_IN)
  745. #define GPIO47_ICPTXD_MD (47 | GPIO_ALT_FN_2_OUT)
  746. #define GPIO47_STTXD_MD (47 | GPIO_ALT_FN_1_OUT)
  747. #define GPIO48_nPOE_MD (48 | GPIO_ALT_FN_2_OUT)
  748. #define GPIO49_nPWE_MD (49 | GPIO_ALT_FN_2_OUT)
  749. #define GPIO50_nPIOR_MD (50 | GPIO_ALT_FN_2_OUT)
  750. #define GPIO51_nPIOW_MD (51 | GPIO_ALT_FN_2_OUT)
  751. #define GPIO52_nPCE_1_MD (52 | GPIO_ALT_FN_2_OUT)
  752. #define GPIO53_nPCE_2_MD (53 | GPIO_ALT_FN_2_OUT)
  753. #define GPIO53_MMCCLK_MD (53 | GPIO_ALT_FN_1_OUT)
  754. #define GPIO54_MMCCLK_MD (54 | GPIO_ALT_FN_1_OUT)
  755. #define GPIO54_pSKTSEL_MD (54 | GPIO_ALT_FN_2_OUT)
  756. #define GPIO55_nPREG_MD (55 | GPIO_ALT_FN_2_OUT)
  757. #define GPIO56_nPWAIT_MD (56 | GPIO_ALT_FN_1_IN)
  758. #define GPIO57_nIOIS16_MD (57 | GPIO_ALT_FN_1_IN)
  759. #define GPIO58_LDD_0_MD (58 | GPIO_ALT_FN_2_OUT)
  760. #define GPIO59_LDD_1_MD (59 | GPIO_ALT_FN_2_OUT)
  761. #define GPIO60_LDD_2_MD (60 | GPIO_ALT_FN_2_OUT)
  762. #define GPIO61_LDD_3_MD (61 | GPIO_ALT_FN_2_OUT)
  763. #define GPIO62_LDD_4_MD (62 | GPIO_ALT_FN_2_OUT)
  764. #define GPIO63_LDD_5_MD (63 | GPIO_ALT_FN_2_OUT)
  765. #define GPIO64_LDD_6_MD (64 | GPIO_ALT_FN_2_OUT)
  766. #define GPIO65_LDD_7_MD (65 | GPIO_ALT_FN_2_OUT)
  767. #define GPIO66_LDD_8_MD (66 | GPIO_ALT_FN_2_OUT)
  768. #define GPIO66_MBREQ_MD (66 | GPIO_ALT_FN_1_IN)
  769. #define GPIO67_LDD_9_MD (67 | GPIO_ALT_FN_2_OUT)
  770. #define GPIO67_MMCCS0_MD (67 | GPIO_ALT_FN_1_OUT)
  771. #define GPIO68_LDD_10_MD (68 | GPIO_ALT_FN_2_OUT)
  772. #define GPIO68_MMCCS1_MD (68 | GPIO_ALT_FN_1_OUT)
  773. #define GPIO69_LDD_11_MD (69 | GPIO_ALT_FN_2_OUT)
  774. #define GPIO69_MMCCLK_MD (69 | GPIO_ALT_FN_1_OUT)
  775. #define GPIO70_LDD_12_MD (70 | GPIO_ALT_FN_2_OUT)
  776. #define GPIO70_RTCCLK_MD (70 | GPIO_ALT_FN_1_OUT)
  777. #define GPIO71_LDD_13_MD (71 | GPIO_ALT_FN_2_OUT)
  778. #define GPIO71_3_6MHz_MD (71 | GPIO_ALT_FN_1_OUT)
  779. #define GPIO72_LDD_14_MD (72 | GPIO_ALT_FN_2_OUT)
  780. #define GPIO72_32kHz_MD (72 | GPIO_ALT_FN_1_OUT)
  781. #define GPIO73_LDD_15_MD (73 | GPIO_ALT_FN_2_OUT)
  782. #define GPIO73_MBGNT_MD (73 | GPIO_ALT_FN_1_OUT)
  783. #define GPIO74_LCD_FCLK_MD (74 | GPIO_ALT_FN_2_OUT)
  784. #define GPIO75_LCD_LCLK_MD (75 | GPIO_ALT_FN_2_OUT)
  785. #define GPIO76_LCD_PCLK_MD (76 | GPIO_ALT_FN_2_OUT)
  786. #define GPIO77_LCD_ACBIAS_MD (77 | GPIO_ALT_FN_2_OUT)
  787. #define GPIO78_nCS_2_MD (78 | GPIO_ALT_FN_2_OUT)
  788. #define GPIO79_nCS_3_MD (79 | GPIO_ALT_FN_2_OUT)
  789. #define GPIO80_nCS_4_MD (80 | GPIO_ALT_FN_2_OUT)
  790. /*
  791. * Power Manager
  792. */
  793. #define PMCR __REG(0x40F00000) /* Power Manager Control Register */
  794. #define PSSR __REG(0x40F00004) /* Power Manager Sleep Status Register */
  795. #define PSPR __REG(0x40F00008) /* Power Manager Scratch Pad Register */
  796. #define PWER __REG(0x40F0000C) /* Power Manager Wake-up Enable Register */
  797. #define PRER __REG(0x40F00010) /* Power Manager GPIO Rising-Edge Detect Enable Register */
  798. #define PFER __REG(0x40F00014) /* Power Manager GPIO Falling-Edge Detect Enable Register */
  799. #define PEDR __REG(0x40F00018) /* Power Manager GPIO Edge Detect Status Register */
  800. #define PCFR __REG(0x40F0001C) /* Power Manager General Configuration Register */
  801. #define PGSR0 __REG(0x40F00020) /* Power Manager GPIO Sleep State Register for GP[31-0] */
  802. #define PGSR1 __REG(0x40F00024) /* Power Manager GPIO Sleep State Register for GP[63-32] */
  803. #define PGSR2 __REG(0x40F00028) /* Power Manager GPIO Sleep State Register for GP[84-64] */
  804. #define RCSR __REG(0x40F00030) /* Reset Controller Status Register */
  805. /*
  806. * SSP Serial Port Registers
  807. */
  808. #define SSCR0 __REG(0x41000000) /* SSP Control Register 0 */
  809. #define SSCR1 __REG(0x41000004) /* SSP Control Register 1 */
  810. #define SSSR __REG(0x41000008) /* SSP Status Register */
  811. #define SSITR __REG(0x4100000C) /* SSP Interrupt Test Register */
  812. #define SSDR __REG(0x41000010) /* (Write / Read) SSP Data Write Register/SSP Data Read Register */
  813. /*
  814. * MultiMediaCard (MMC) controller
  815. */
  816. #define MMC_STRPCL __REG(0x41100000) /* Control to start and stop MMC clock */
  817. #define MMC_STAT __REG(0x41100004) /* MMC Status Register (read only) */
  818. #define MMC_CLKRT __REG(0x41100008) /* MMC clock rate */
  819. #define MMC_SPI __REG(0x4110000c) /* SPI mode control bits */
  820. #define MMC_CMDAT __REG(0x41100010) /* Command/response/data sequence control */
  821. #define MMC_RESTO __REG(0x41100014) /* Expected response time out */
  822. #define MMC_RDTO __REG(0x41100018) /* Expected data read time out */
  823. #define MMC_BLKLEN __REG(0x4110001c) /* Block length of data transaction */
  824. #define MMC_NOB __REG(0x41100020) /* Number of blocks, for block mode */
  825. #define MMC_PRTBUF __REG(0x41100024) /* Partial MMC_TXFIFO FIFO written */
  826. #define MMC_I_MASK __REG(0x41100028) /* Interrupt Mask */
  827. #define MMC_I_REG __REG(0x4110002c) /* Interrupt Register (read only) */
  828. #define MMC_CMD __REG(0x41100030) /* Index of current command */
  829. #define MMC_ARGH __REG(0x41100034) /* MSW part of the current command argument */
  830. #define MMC_ARGL __REG(0x41100038) /* LSW part of the current command argument */
  831. #define MMC_RES __REG(0x4110003c) /* Response FIFO (read only) */
  832. #define MMC_RXFIFO __REG(0x41100040) /* Receive FIFO (read only) */
  833. #define MMC_TXFIFO __REG(0x41100044) /* Transmit FIFO (write only) */
  834. /*
  835. * Core Clock
  836. */
  837. #define CCCR __REG(0x41300000) /* Core Clock Configuration Register */
  838. #define CKEN __REG(0x41300004) /* Clock Enable Register */
  839. #define OSCC __REG(0x41300008) /* Oscillator Configuration Register */
  840. #define CCCR_N_MASK 0x0380 /* Run Mode Frequency to Turbo Mode Frequency Multiplier */
  841. #define CCCR_M_MASK 0x0060 /* Memory Frequency to Run Mode Frequency Multiplier */
  842. #define CCCR_L_MASK 0x001f /* Crystal Frequency to Memory Frequency Multiplier */
  843. #define CKEN16_LCD (1 << 16) /* LCD Unit Clock Enable */
  844. #define CKEN14_I2C (1 << 14) /* I2C Unit Clock Enable */
  845. #define CKEN13_FICP (1 << 13) /* FICP Unit Clock Enable */
  846. #define CKEN12_MMC (1 << 12) /* MMC Unit Clock Enable */
  847. #define CKEN11_USB (1 << 11) /* USB Unit Clock Enable */
  848. #define CKEN8_I2S (1 << 8) /* I2S Unit Clock Enable */
  849. #define CKEN7_BTUART (1 << 7) /* BTUART Unit Clock Enable */
  850. #define CKEN6_FFUART (1 << 6) /* FFUART Unit Clock Enable */
  851. #define CKEN5_STUART (1 << 5) /* STUART Unit Clock Enable */
  852. #define CKEN3_SSP (1 << 3) /* SSP Unit Clock Enable */
  853. #define CKEN2_AC97 (1 << 2) /* AC97 Unit Clock Enable */
  854. #define CKEN1_PWM1 (1 << 1) /* PWM1 Clock Enable */
  855. #define CKEN0_PWM0 (1 << 0) /* PWM0 Clock Enable */
  856. #define OSCC_OON (1 << 1) /* 32.768kHz OON (write-once only bit) */
  857. #define OSCC_OOK (1 << 0) /* 32.768kHz OOK (read-only bit) */
  858. #define CCCR_L09 (0x1F)
  859. #define CCCR_L27 (0x1)
  860. #define CCCR_L32 (0x2)
  861. #define CCCR_L36 (0x3)
  862. #define CCCR_L40 (0x4)
  863. #define CCCR_L45 (0x5)
  864. #define CCCR_M1 (0x1 << 5)
  865. #define CCCR_M2 (0x2 << 5)
  866. #define CCCR_M4 (0x3 << 5)
  867. #define CCCR_N10 (0x2 << 7)
  868. #define CCCR_N15 (0x3 << 7)
  869. #define CCCR_N20 (0x4 << 7)
  870. #define CCCR_N25 (0x5 << 7)
  871. #define CCCR_N30 (0x6 << 7)
  872. /*
  873. * LCD
  874. */
  875. #define LCCR0 __REG(0x44000000) /* LCD Controller Control Register 0 */
  876. #define LCCR1 __REG(0x44000004) /* LCD Controller Control Register 1 */
  877. #define LCCR2 __REG(0x44000008) /* LCD Controller Control Register 2 */
  878. #define LCCR3 __REG(0x4400000C) /* LCD Controller Control Register 3 */
  879. #define DFBR0 __REG(0x44000020) /* DMA Channel 0 Frame Branch Register */
  880. #define DFBR1 __REG(0x44000024) /* DMA Channel 1 Frame Branch Register */
  881. #define LCSR __REG(0x44000038) /* LCD Controller Status Register */
  882. #define LIIDR __REG(0x4400003C) /* LCD Controller Interrupt ID Register */
  883. #define TMEDRGBR __REG(0x44000040) /* TMED RGB Seed Register */
  884. #define TMEDCR __REG(0x44000044) /* TMED Control Register */
  885. #define FDADR0 __REG(0x44000200) /* DMA Channel 0 Frame Descriptor Address Register */
  886. #define FSADR0 __REG(0x44000204) /* DMA Channel 0 Frame Source Address Register */
  887. #define FIDR0 __REG(0x44000208) /* DMA Channel 0 Frame ID Register */
  888. #define LDCMD0 __REG(0x4400020C) /* DMA Channel 0 Command Register */
  889. #define FDADR1 __REG(0x44000210) /* DMA Channel 1 Frame Descriptor Address Register */
  890. #define FSADR1 __REG(0x44000214) /* DMA Channel 1 Frame Source Address Register */
  891. #define FIDR1 __REG(0x44000218) /* DMA Channel 1 Frame ID Register */
  892. #define LDCMD1 __REG(0x4400021C) /* DMA Channel 1 Command Register */
  893. #define LCCR0_ENB (1 << 0) /* LCD Controller enable */
  894. #define LCCR0_CMS (1 << 1) /* Color = 0, Monochrome = 1 */
  895. #define LCCR0_SDS (1 << 2) /* Single Panel = 0, Dual Panel = 1 */
  896. #define LCCR0_LDM (1 << 3) /* LCD Disable Done Mask */
  897. #define LCCR0_SFM (1 << 4) /* Start of frame mask */
  898. #define LCCR0_IUM (1 << 5) /* Input FIFO underrun mask */
  899. #define LCCR0_EFM (1 << 6) /* End of Frame mask */
  900. #define LCCR0_PAS (1 << 7) /* Passive = 0, Active = 1 */
  901. #define LCCR0_BLE (1 << 8) /* Little Endian = 0, Big Endian = 1 */
  902. #define LCCR0_DPD (1 << 9) /* Double Pixel mode, 4 pixel value = 0, 8 pixle values = 1 */
  903. #define LCCR0_DIS (1 << 10) /* LCD Disable */
  904. #define LCCR0_QDM (1 << 11) /* LCD Quick Disable mask */
  905. #define LCCR0_PDD (0xff << 12) /* Palette DMA request delay */
  906. #define LCCR0_PDD_S 12
  907. #define LCCR0_BM (1 << 20) /* Branch mask */
  908. #define LCCR0_OUM (1 << 21) /* Output FIFO underrun mask */
  909. #define LCCR3_PCD (0xff) /* Pixel clock divisor */
  910. #define LCCR3_ACB (0xff << 8) /* AC Bias pin frequency */
  911. #define LCCR3_ACB_S 8
  912. #define LCCR3_API (0xf << 16) /* AC Bias pin trasitions per interrupt */
  913. #define LCCR3_API_S 16
  914. #define LCCR3_VSP (1 << 20) /* vertical sync polarity */
  915. #define LCCR3_HSP (1 << 21) /* horizontal sync polarity */
  916. #define LCCR3_PCP (1 << 22) /* pixel clock polarity */
  917. #define LCCR3_OEP (1 << 23) /* output enable polarity */
  918. #define LCCR3_BPP (7 << 24) /* bits per pixel */
  919. #define LCCR3_BPP_S 24
  920. #define LCCR3_DPC (1 << 27) /* double pixel clock mode */
  921. #define LCSR_LDD (1 << 0) /* LCD Disable Done */
  922. #define LCSR_SOF (1 << 1) /* Start of frame */
  923. #define LCSR_BER (1 << 2) /* Bus error */
  924. #define LCSR_ABC (1 << 3) /* AC Bias count */
  925. #define LCSR_IUL (1 << 4) /* input FIFO underrun Lower panel */
  926. #define LCSR_IUU (1 << 5) /* input FIFO underrun Upper panel */
  927. #define LCSR_OU (1 << 6) /* output FIFO underrun */
  928. #define LCSR_QD (1 << 7) /* quick disable */
  929. #define LCSR_EOF (1 << 8) /* end of frame */
  930. #define LCSR_BS (1 << 9) /* branch status */
  931. #define LCSR_SINT (1 << 10) /* subsequent interrupt */
  932. #define LDCMD_PAL (1 << 26) /* instructs DMA to load palette buffer */
  933. /*
  934. * Memory controller
  935. */
  936. #define MEMC_BASE __REG(0x48000000) /* Base of Memoriy Controller */
  937. #define MDCNFG __REG(0x48000000) /* SDRAM Configuration Register 0 */
  938. #define MDREFR __REG(0x48000004) /* SDRAM Refresh Control Register */
  939. #define MSC0 __REG(0x48000008) /* Static Memory Control Register 0 */
  940. #define MSC1 __REG(0x4800000C) /* Static Memory Control Register 1 */
  941. #define MSC2 __REG(0x48000010) /* Static Memory Control Register 2 */
  942. #define MECR __REG(0x48000014) /* Expansion Memory (PCMCIA/Compact Flash) Bus Configuration */
  943. #define SXLCR __REG(0x48000018) /* LCR value to be written to SDRAM-Timing Synchronous Flash */
  944. #define SXCNFG __REG(0x4800001C) /* Synchronous Static Memory Control Register */
  945. #define SXMRS __REG(0x48000024) /* MRS value to be written to Synchronous Flash or SMROM */
  946. #define MCMEM0 __REG(0x48000028) /* Card interface Common Memory Space Socket 0 Timing */
  947. #define MCMEM1 __REG(0x4800002C) /* Card interface Common Memory Space Socket 1 Timing */
  948. #define MCATT0 __REG(0x48000030) /* Card interface Attribute Space Socket 0 Timing Configuration */
  949. #define MCATT1 __REG(0x48000034) /* Card interface Attribute Space Socket 1 Timing Configuration */
  950. #define MCIO0 __REG(0x48000038) /* Card interface I/O Space Socket 0 Timing Configuration */
  951. #define MCIO1 __REG(0x4800003C) /* Card interface I/O Space Socket 1 Timing Configuration */
  952. #define MDMRS __REG(0x48000040) /* MRS value to be written to SDRAM */
  953. #define BOOT_DEF __REG(0x48000044) /* Read-Only Boot-Time Register. Contains BOOT_SEL and PKG_SEL */
  954. #define MDCNFG_DE0 0x00000001
  955. #define MDCNFG_DE1 0x00000002
  956. #define MDCNFG_DE2 0x00010000
  957. #define MDCNFG_DE3 0x00020000
  958. #define MDCNFG_DWID0 0x00000004
  959. #define MDREFR_E0PIN 0x00001000
  960. #define MDREFR_K0RUN 0x00002000
  961. #define MDREFR_K0DB2 0x00004000
  962. #define MDREFR_E1PIN 0x00008000
  963. #define MDREFR_K1RUN 0x00010000
  964. #define MDREFR_K1DB2 0x00020000
  965. #define MDREFR_K2RUN 0x00040000
  966. #define MDREFR_K2DB2 0x00080000
  967. #define MDREFR_APD 0x00100000
  968. #define MDREFR_SLFRSH 0x00400000
  969. #define MDREFR_K0FREE 0x00800000
  970. #define MDREFR_K1FREE 0x01000000
  971. #define MDREFR_K2FREE 0x02000000
  972. #define MDCNFG_OFFSET 0x0
  973. #define MDREFR_OFFSET 0x4
  974. #define MSC0_OFFSET 0x8
  975. #define MSC1_OFFSET 0xC
  976. #define MSC2_OFFSET 0x10
  977. #define MECR_OFFSET 0x14
  978. #define SXLCR_OFFSET 0x18
  979. #define SXCNFG_OFFSET 0x1C
  980. #define FLYCNFG_OFFSET 0x20
  981. #define SXMRS_OFFSET 0x24
  982. #define MCMEM0_OFFSET 0x28
  983. #define MCMEM1_OFFSET 0x2C
  984. #define MCATT0_OFFSET 0x30
  985. #define MCATT1_OFFSET 0x34
  986. #define MCIO0_OFFSET 0x38
  987. #define MCIO1_OFFSET 0x3C
  988. #define MDMRS_OFFSET 0x40