init.S 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. * Copyright 2002,2003, Motorola Inc.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <ppc_asm.tmpl>
  24. #include <ppc_defs.h>
  25. #include <asm/cache.h>
  26. #include <asm/mmu.h>
  27. #include <config.h>
  28. #include <mpc85xx.h>
  29. /*
  30. * TLB0 and TLB1 Entries
  31. *
  32. * Out of reset, TLB1's Entry 0 maps the highest 4K for CCSRBAR.
  33. * However, CCSRBAR is then relocated to CFG_CCSRBAR right after
  34. * these TLB entries are established.
  35. *
  36. * The TLB entries for DDR are dynamically setup in spd_sdram()
  37. * and use TLB1 Entries 8 through 15 as needed according to the
  38. * size of DDR memory.
  39. *
  40. * MAS0: tlbsel, esel, nv
  41. * MAS1: valid, iprot, tid, ts, tsize
  42. * MAS2: epn, sharen, x0, x1, w, i, m, g, e
  43. * MAS3: rpn, u0-u3, ux, sx, uw, sw, ur, sr
  44. */
  45. #define entry_start \
  46. mflr r1 ; \
  47. bl 0f ;
  48. #define entry_end \
  49. 0: mflr r0 ; \
  50. mtlr r1 ; \
  51. blr ;
  52. .section .bootpg, "ax"
  53. .globl tlb1_entry
  54. tlb1_entry:
  55. entry_start
  56. /*
  57. * Number of TLB0 and TLB1 entries in the following table
  58. */
  59. .long 13
  60. #if (CFG_CCSRBAR_DEFAULT != CFG_CCSRBAR)
  61. /*
  62. * TLB0 4K Non-cacheable, guarded
  63. * 0xff700000 4K Initial CCSRBAR mapping
  64. *
  65. * This ends up at a TLB0 Index==0 entry, and must not collide
  66. * with other TLB0 Entries.
  67. */
  68. .long TLB1_MAS0(0, 0, 0)
  69. .long TLB1_MAS1(1, 0, 0, 0, 0)
  70. .long TLB1_MAS2(E500_TLB_EPN(CFG_CCSRBAR_DEFAULT), 0,0,0,0,1,0,1,0)
  71. .long TLB1_MAS3(E500_TLB_RPN(CFG_CCSRBAR_DEFAULT), 0,0,0,0,0,1,0,1,0,1)
  72. #else
  73. #error("Update the number of table entries in tlb1_entry")
  74. #endif
  75. /*
  76. * TLB0 16K Cacheable, non-guarded
  77. * 0xd001_0000 16K Temporary Global data for initialization
  78. *
  79. * Use four 4K TLB0 entries. These entries must be cacheable
  80. * as they provide the bootstrap memory before the memory
  81. * controler and real memory have been configured.
  82. *
  83. * These entries end up at TLB0 Indicies 0x10, 0x14, 0x18 and 0x1c,
  84. * and must not collide with other TLB0 entries.
  85. */
  86. .long TLB1_MAS0(0, 0, 0)
  87. .long TLB1_MAS1(1, 0, 0, 0, 0)
  88. .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR),
  89. 0,0,0,0,0,0,0,0)
  90. .long TLB1_MAS3(E500_TLB_RPN(CFG_INIT_RAM_ADDR),
  91. 0,0,0,0,0,1,0,1,0,1)
  92. .long TLB1_MAS0(0, 0, 0)
  93. .long TLB1_MAS1(1, 0, 0, 0, 0)
  94. .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR + 4 * 1024),
  95. 0,0,0,0,0,0,0,0)
  96. .long TLB1_MAS3(E500_TLB_RPN(CFG_INIT_RAM_ADDR + 4 * 1024),
  97. 0,0,0,0,0,1,0,1,0,1)
  98. .long TLB1_MAS0(0, 0, 0)
  99. .long TLB1_MAS1(1, 0, 0, 0, 0)
  100. .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR + 8 * 1024),
  101. 0,0,0,0,0,0,0,0)
  102. .long TLB1_MAS3(E500_TLB_RPN(CFG_INIT_RAM_ADDR + 8 * 1024),
  103. 0,0,0,0,0,1,0,1,0,1)
  104. .long TLB1_MAS0(0, 0, 0)
  105. .long TLB1_MAS1(1, 0, 0, 0, 0)
  106. .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR + 12 * 1024),
  107. 0,0,0,0,0,0,0,0)
  108. .long TLB1_MAS3(E500_TLB_RPN(CFG_INIT_RAM_ADDR + 12 * 1024),
  109. 0,0,0,0,0,1,0,1,0,1)
  110. /*
  111. * TLB 0: 16M Non-cacheable, guarded
  112. * 0xff000000 16M FLASH
  113. * Out of reset this entry is only 4K.
  114. */
  115. .long TLB1_MAS0(1, 0, 0)
  116. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_16M)
  117. .long TLB1_MAS2(E500_TLB_EPN(CFG_FLASH_BASE), 0,0,0,0,1,0,1,0)
  118. .long TLB1_MAS3(E500_TLB_RPN(CFG_FLASH_BASE), 0,0,0,0,0,1,0,1,0,1)
  119. /*
  120. * TLB 1: 256M Non-cacheable, guarded
  121. * 0x80000000 256M PCI1 MEM First half
  122. */
  123. .long TLB1_MAS0(1, 1, 0)
  124. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  125. .long TLB1_MAS2(E500_TLB_EPN(CFG_PCI1_MEM_BASE), 0,0,0,0,1,0,1,0)
  126. .long TLB1_MAS3(E500_TLB_RPN(CFG_PCI1_MEM_BASE), 0,0,0,0,0,1,0,1,0,1)
  127. /*
  128. * TLB 2: 256M Non-cacheable, guarded
  129. * 0x90000000 256M PCI1 MEM Second half
  130. */
  131. .long TLB1_MAS0(1, 2, 0)
  132. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  133. .long TLB1_MAS2(E500_TLB_EPN(CFG_PCI1_MEM_BASE + 0x10000000),
  134. 0,0,0,0,1,0,1,0)
  135. .long TLB1_MAS3(E500_TLB_RPN(CFG_PCI1_MEM_BASE + 0x10000000),
  136. 0,0,0,0,0,1,0,1,0,1)
  137. /*
  138. * TLB 3: 256M Non-cacheable, guarded
  139. * 0xa0000000 256M PCI2 MEM First half
  140. */
  141. .long TLB1_MAS0(1, 3, 0)
  142. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  143. .long TLB1_MAS2(E500_TLB_EPN(CFG_PCI2_MEM_BASE), 0,0,0,0,1,0,1,0)
  144. .long TLB1_MAS3(E500_TLB_RPN(CFG_PCI2_MEM_BASE), 0,0,0,0,0,1,0,1,0,1)
  145. /*
  146. * TLB 4: 256M Non-cacheable, guarded
  147. * 0xb0000000 256M PCI2 MEM Second half
  148. */
  149. .long TLB1_MAS0(1, 4, 0)
  150. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  151. .long TLB1_MAS2(E500_TLB_EPN(CFG_PCI2_MEM_BASE + 0x10000000),
  152. 0,0,0,0,1,0,1,0)
  153. .long TLB1_MAS3(E500_TLB_RPN(CFG_PCI2_MEM_BASE + 0x10000000),
  154. 0,0,0,0,0,1,0,1,0,1)
  155. /*
  156. * TLB 5: 64M Non-cacheable, guarded
  157. * 0xe000_0000 1M CCSRBAR
  158. * 0xe200_0000 16M PCI1 IO
  159. * 0xe300_0000 16M PCI2 IO
  160. */
  161. .long TLB1_MAS0(1, 5, 0)
  162. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  163. .long TLB1_MAS2(E500_TLB_EPN(CFG_CCSRBAR), 0,0,0,0,1,0,1,0)
  164. .long TLB1_MAS3(E500_TLB_RPN(CFG_CCSRBAR), 0,0,0,0,0,1,0,1,0,1)
  165. /*
  166. * TLB 6: 64M Cacheable, non-guarded
  167. * 0xf000_0000 64M LBC SDRAM
  168. */
  169. .long TLB1_MAS0(1, 6, 0)
  170. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  171. .long TLB1_MAS2(E500_TLB_EPN(CFG_LBC_SDRAM_BASE), 0,0,0,0,0,0,0,0)
  172. .long TLB1_MAS3(E500_TLB_RPN(CFG_LBC_SDRAM_BASE), 0,0,0,0,0,1,0,1,0,1)
  173. /*
  174. * TLB 7: 1M Non-cacheable, guarded
  175. * 0xf8000000 1M CADMUS registers
  176. */
  177. .long TLB1_MAS0(1, 7, 0)
  178. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_1M)
  179. .long TLB1_MAS2(E500_TLB_EPN(CADMUS_BASE_ADDR), 0,0,0,0,1,0,1,0)
  180. .long TLB1_MAS3(E500_TLB_RPN(CADMUS_BASE_ADDR), 0,0,0,0,0,1,0,1,0,1)
  181. entry_end
  182. /*
  183. * LAW(Local Access Window) configuration:
  184. *
  185. * 0x0000_0000 0x7fff_ffff DDR 2G
  186. * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M
  187. * 0xa000_0000 0xbfff_ffff PCI2 MEM 512M
  188. * 0xe000_0000 0xe000_ffff CCSR 1M
  189. * 0xe200_0000 0xe2ff_ffff PCI1 IO 16M
  190. * 0xe300_0000 0xe3ff_ffff PCI2 IO 16M
  191. * 0xf000_0000 0xf7ff_ffff SDRAM 128M
  192. * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS (*) 1M
  193. * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M
  194. * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M
  195. *
  196. * Notes:
  197. * CCSRBAR and L2-as-SRAM don't need a configured Local Access Window.
  198. * If flash is 8M at default position (last 8M), no LAW needed.
  199. *
  200. * The defines below are 1-off of the actual LAWAR0 usage.
  201. * So LAWAR3 define uses the LAWAR4 register in the ECM.
  202. */
  203. #define LAWBAR0 0
  204. #define LAWAR0 ((LAWAR_TRGT_IF_DDR | (LAWAR_SIZE & LAWAR_SIZE_128M)) & ~LAWAR_EN)
  205. #define LAWBAR1 ((CFG_PCI1_MEM_BASE>>12) & 0xfffff)
  206. #define LAWAR1 (LAWAR_EN | LAWAR_TRGT_IF_PCI1 | (LAWAR_SIZE & LAWAR_SIZE_512M))
  207. #define LAWBAR2 ((CFG_PCI2_MEM_BASE>>12) & 0xfffff)
  208. #define LAWAR2 (LAWAR_EN | LAWAR_TRGT_IF_PCI2 | (LAWAR_SIZE & LAWAR_SIZE_512M))
  209. #define LAWBAR3 ((CFG_PCI1_IO_BASE>>12) & 0xfffff)
  210. #define LAWAR3 (LAWAR_EN | LAWAR_TRGT_IF_PCI1 | (LAWAR_SIZE & LAWAR_SIZE_16M))
  211. #define LAWBAR4 ((CFG_PCI2_IO_BASE>>12) & 0xfffff)
  212. #define LAWAR4 (LAWAR_EN | LAWAR_TRGT_IF_PCI2 | (LAWAR_SIZE & LAWAR_SIZE_16M))
  213. /* LBC window - maps 256M 0xf0000000 -> 0xffffffff */
  214. #define LAWBAR5 ((CFG_LBC_SDRAM_BASE>>12) & 0xfffff)
  215. #define LAWAR5 (LAWAR_EN | LAWAR_TRGT_IF_LBC | (LAWAR_SIZE & LAWAR_SIZE_256M))
  216. .section .bootpg, "ax"
  217. .globl law_entry
  218. law_entry:
  219. entry_start
  220. .long 6
  221. .long LAWBAR0,LAWAR0,LAWBAR1,LAWAR1,LAWBAR2,LAWAR2,LAWBAR3,LAWAR3
  222. .long LAWBAR4,LAWAR4,LAWBAR5,LAWAR5
  223. entry_end