regs-gpmi.h 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222
  1. /*
  2. * Freescale i.MX28 GPMI Register Definitions
  3. *
  4. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  5. * on behalf of DENX Software Engineering GmbH
  6. *
  7. * Based on code from LTIB:
  8. * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. *
  24. */
  25. #ifndef __MX28_REGS_GPMI_H__
  26. #define __MX28_REGS_GPMI_H__
  27. #include <asm/imx-common/regs-common.h>
  28. #ifndef __ASSEMBLY__
  29. struct mxs_gpmi_regs {
  30. mxs_reg_32(hw_gpmi_ctrl0)
  31. mxs_reg_32(hw_gpmi_compare)
  32. mxs_reg_32(hw_gpmi_eccctrl)
  33. mxs_reg_32(hw_gpmi_ecccount)
  34. mxs_reg_32(hw_gpmi_payload)
  35. mxs_reg_32(hw_gpmi_auxiliary)
  36. mxs_reg_32(hw_gpmi_ctrl1)
  37. mxs_reg_32(hw_gpmi_timing0)
  38. mxs_reg_32(hw_gpmi_timing1)
  39. uint32_t reserved[4];
  40. mxs_reg_32(hw_gpmi_data)
  41. mxs_reg_32(hw_gpmi_stat)
  42. mxs_reg_32(hw_gpmi_debug)
  43. mxs_reg_32(hw_gpmi_version)
  44. };
  45. #endif
  46. #define GPMI_CTRL0_SFTRST (1 << 31)
  47. #define GPMI_CTRL0_CLKGATE (1 << 30)
  48. #define GPMI_CTRL0_RUN (1 << 29)
  49. #define GPMI_CTRL0_DEV_IRQ_EN (1 << 28)
  50. #define GPMI_CTRL0_LOCK_CS (1 << 27)
  51. #define GPMI_CTRL0_UDMA (1 << 26)
  52. #define GPMI_CTRL0_COMMAND_MODE_MASK (0x3 << 24)
  53. #define GPMI_CTRL0_COMMAND_MODE_OFFSET 24
  54. #define GPMI_CTRL0_COMMAND_MODE_WRITE (0x0 << 24)
  55. #define GPMI_CTRL0_COMMAND_MODE_READ (0x1 << 24)
  56. #define GPMI_CTRL0_COMMAND_MODE_READ_AND_COMPARE (0x2 << 24)
  57. #define GPMI_CTRL0_COMMAND_MODE_WAIT_FOR_READY (0x3 << 24)
  58. #define GPMI_CTRL0_WORD_LENGTH (1 << 23)
  59. #define GPMI_CTRL0_CS_MASK (0x7 << 20)
  60. #define GPMI_CTRL0_CS_OFFSET 20
  61. #define GPMI_CTRL0_ADDRESS_MASK (0x7 << 17)
  62. #define GPMI_CTRL0_ADDRESS_OFFSET 17
  63. #define GPMI_CTRL0_ADDRESS_NAND_DATA (0x0 << 17)
  64. #define GPMI_CTRL0_ADDRESS_NAND_CLE (0x1 << 17)
  65. #define GPMI_CTRL0_ADDRESS_NAND_ALE (0x2 << 17)
  66. #define GPMI_CTRL0_ADDRESS_INCREMENT (1 << 16)
  67. #define GPMI_CTRL0_XFER_COUNT_MASK 0xffff
  68. #define GPMI_CTRL0_XFER_COUNT_OFFSET 0
  69. #define GPMI_COMPARE_MASK_MASK (0xffff << 16)
  70. #define GPMI_COMPARE_MASK_OFFSET 16
  71. #define GPMI_COMPARE_REFERENCE_MASK 0xffff
  72. #define GPMI_COMPARE_REFERENCE_OFFSET 0
  73. #define GPMI_ECCCTRL_HANDLE_MASK (0xffff << 16)
  74. #define GPMI_ECCCTRL_HANDLE_OFFSET 16
  75. #define GPMI_ECCCTRL_ECC_CMD_MASK (0x3 << 13)
  76. #define GPMI_ECCCTRL_ECC_CMD_OFFSET 13
  77. #define GPMI_ECCCTRL_ECC_CMD_DECODE (0x0 << 13)
  78. #define GPMI_ECCCTRL_ECC_CMD_ENCODE (0x1 << 13)
  79. #define GPMI_ECCCTRL_ENABLE_ECC (1 << 12)
  80. #define GPMI_ECCCTRL_BUFFER_MASK_MASK 0x1ff
  81. #define GPMI_ECCCTRL_BUFFER_MASK_OFFSET 0
  82. #define GPMI_ECCCTRL_BUFFER_MASK_BCH_AUXONLY 0x100
  83. #define GPMI_ECCCTRL_BUFFER_MASK_BCH_PAGE 0x1ff
  84. #define GPMI_ECCCOUNT_COUNT_MASK 0xffff
  85. #define GPMI_ECCCOUNT_COUNT_OFFSET 0
  86. #define GPMI_PAYLOAD_ADDRESS_MASK (0x3fffffff << 2)
  87. #define GPMI_PAYLOAD_ADDRESS_OFFSET 2
  88. #define GPMI_AUXILIARY_ADDRESS_MASK (0x3fffffff << 2)
  89. #define GPMI_AUXILIARY_ADDRESS_OFFSET 2
  90. #define GPMI_CTRL1_DECOUPLE_CS (1 << 24)
  91. #define GPMI_CTRL1_WRN_DLY_SEL_MASK (0x3 << 22)
  92. #define GPMI_CTRL1_WRN_DLY_SEL_OFFSET 22
  93. #define GPMI_CTRL1_TIMEOUT_IRQ_EN (1 << 20)
  94. #define GPMI_CTRL1_GANGED_RDYBUSY (1 << 19)
  95. #define GPMI_CTRL1_BCH_MODE (1 << 18)
  96. #define GPMI_CTRL1_DLL_ENABLE (1 << 17)
  97. #define GPMI_CTRL1_HALF_PERIOD (1 << 16)
  98. #define GPMI_CTRL1_RDN_DELAY_MASK (0xf << 12)
  99. #define GPMI_CTRL1_RDN_DELAY_OFFSET 12
  100. #define GPMI_CTRL1_DMA2ECC_MODE (1 << 11)
  101. #define GPMI_CTRL1_DEV_IRQ (1 << 10)
  102. #define GPMI_CTRL1_TIMEOUT_IRQ (1 << 9)
  103. #define GPMI_CTRL1_BURST_EN (1 << 8)
  104. #define GPMI_CTRL1_ABORT_WAIT_REQUEST (1 << 7)
  105. #define GPMI_CTRL1_ABORT_WAIT_FOR_READY_CHANNEL_MASK (0x7 << 4)
  106. #define GPMI_CTRL1_ABORT_WAIT_FOR_READY_CHANNEL_OFFSET 4
  107. #define GPMI_CTRL1_DEV_RESET (1 << 3)
  108. #define GPMI_CTRL1_ATA_IRQRDY_POLARITY (1 << 2)
  109. #define GPMI_CTRL1_CAMERA_MODE (1 << 1)
  110. #define GPMI_CTRL1_GPMI_MODE (1 << 0)
  111. #define GPMI_TIMING0_ADDRESS_SETUP_MASK (0xff << 16)
  112. #define GPMI_TIMING0_ADDRESS_SETUP_OFFSET 16
  113. #define GPMI_TIMING0_DATA_HOLD_MASK (0xff << 8)
  114. #define GPMI_TIMING0_DATA_HOLD_OFFSET 8
  115. #define GPMI_TIMING0_DATA_SETUP_MASK 0xff
  116. #define GPMI_TIMING0_DATA_SETUP_OFFSET 0
  117. #define GPMI_TIMING1_DEVICE_BUSY_TIMEOUT_MASK (0xffff << 16)
  118. #define GPMI_TIMING1_DEVICE_BUSY_TIMEOUT_OFFSET 16
  119. #define GPMI_TIMING2_UDMA_TRP_MASK (0xff << 24)
  120. #define GPMI_TIMING2_UDMA_TRP_OFFSET 24
  121. #define GPMI_TIMING2_UDMA_ENV_MASK (0xff << 16)
  122. #define GPMI_TIMING2_UDMA_ENV_OFFSET 16
  123. #define GPMI_TIMING2_UDMA_HOLD_MASK (0xff << 8)
  124. #define GPMI_TIMING2_UDMA_HOLD_OFFSET 8
  125. #define GPMI_TIMING2_UDMA_SETUP_MASK 0xff
  126. #define GPMI_TIMING2_UDMA_SETUP_OFFSET 0
  127. #define GPMI_DATA_DATA_MASK 0xffffffff
  128. #define GPMI_DATA_DATA_OFFSET 0
  129. #define GPMI_STAT_READY_BUSY_MASK (0xff << 24)
  130. #define GPMI_STAT_READY_BUSY_OFFSET 24
  131. #define GPMI_STAT_RDY_TIMEOUT_MASK (0xff << 16)
  132. #define GPMI_STAT_RDY_TIMEOUT_OFFSET 16
  133. #define GPMI_STAT_DEV7_ERROR (1 << 15)
  134. #define GPMI_STAT_DEV6_ERROR (1 << 14)
  135. #define GPMI_STAT_DEV5_ERROR (1 << 13)
  136. #define GPMI_STAT_DEV4_ERROR (1 << 12)
  137. #define GPMI_STAT_DEV3_ERROR (1 << 11)
  138. #define GPMI_STAT_DEV2_ERROR (1 << 10)
  139. #define GPMI_STAT_DEV1_ERROR (1 << 9)
  140. #define GPMI_STAT_DEV0_ERROR (1 << 8)
  141. #define GPMI_STAT_ATA_IRQ (1 << 4)
  142. #define GPMI_STAT_INVALID_BUFFER_MASK (1 << 3)
  143. #define GPMI_STAT_FIFO_EMPTY (1 << 2)
  144. #define GPMI_STAT_FIFO_FULL (1 << 1)
  145. #define GPMI_STAT_PRESENT (1 << 0)
  146. #define GPMI_DEBUG_WAIT_FOR_READY_END_MASK (0xff << 24)
  147. #define GPMI_DEBUG_WAIT_FOR_READY_END_OFFSET 24
  148. #define GPMI_DEBUG_DMA_SENSE_MASK (0xff << 16)
  149. #define GPMI_DEBUG_DMA_SENSE_OFFSET 16
  150. #define GPMI_DEBUG_DMAREQ_MASK (0xff << 8)
  151. #define GPMI_DEBUG_DMAREQ_OFFSET 8
  152. #define GPMI_DEBUG_CMD_END_MASK 0xff
  153. #define GPMI_DEBUG_CMD_END_OFFSET 0
  154. #define GPMI_VERSION_MAJOR_MASK (0xff << 24)
  155. #define GPMI_VERSION_MAJOR_OFFSET 24
  156. #define GPMI_VERSION_MINOR_MASK (0xff << 16)
  157. #define GPMI_VERSION_MINOR_OFFSET 16
  158. #define GPMI_VERSION_STEP_MASK 0xffff
  159. #define GPMI_VERSION_STEP_OFFSET 0
  160. #define GPMI_DEBUG2_UDMA_STATE_MASK (0xf << 24)
  161. #define GPMI_DEBUG2_UDMA_STATE_OFFSET 24
  162. #define GPMI_DEBUG2_BUSY (1 << 23)
  163. #define GPMI_DEBUG2_PIN_STATE_MASK (0x7 << 20)
  164. #define GPMI_DEBUG2_PIN_STATE_OFFSET 20
  165. #define GPMI_DEBUG2_PIN_STATE_PSM_IDLE (0x0 << 20)
  166. #define GPMI_DEBUG2_PIN_STATE_PSM_BYTCNT (0x1 << 20)
  167. #define GPMI_DEBUG2_PIN_STATE_PSM_ADDR (0x2 << 20)
  168. #define GPMI_DEBUG2_PIN_STATE_PSM_STALL (0x3 << 20)
  169. #define GPMI_DEBUG2_PIN_STATE_PSM_STROBE (0x4 << 20)
  170. #define GPMI_DEBUG2_PIN_STATE_PSM_ATARDY (0x5 << 20)
  171. #define GPMI_DEBUG2_PIN_STATE_PSM_DHOLD (0x6 << 20)
  172. #define GPMI_DEBUG2_PIN_STATE_PSM_DONE (0x7 << 20)
  173. #define GPMI_DEBUG2_MAIN_STATE_MASK (0xf << 16)
  174. #define GPMI_DEBUG2_MAIN_STATE_OFFSET 16
  175. #define GPMI_DEBUG2_MAIN_STATE_MSM_IDLE (0x0 << 16)
  176. #define GPMI_DEBUG2_MAIN_STATE_MSM_BYTCNT (0x1 << 16)
  177. #define GPMI_DEBUG2_MAIN_STATE_MSM_WAITFE (0x2 << 16)
  178. #define GPMI_DEBUG2_MAIN_STATE_MSM_WAITFR (0x3 << 16)
  179. #define GPMI_DEBUG2_MAIN_STATE_MSM_DMAREQ (0x4 << 16)
  180. #define GPMI_DEBUG2_MAIN_STATE_MSM_DMAACK (0x5 << 16)
  181. #define GPMI_DEBUG2_MAIN_STATE_MSM_WAITFF (0x6 << 16)
  182. #define GPMI_DEBUG2_MAIN_STATE_MSM_LDFIFO (0x7 << 16)
  183. #define GPMI_DEBUG2_MAIN_STATE_MSM_LDDMAR (0x8 << 16)
  184. #define GPMI_DEBUG2_MAIN_STATE_MSM_RDCMP (0x9 << 16)
  185. #define GPMI_DEBUG2_MAIN_STATE_MSM_DONE (0xa << 16)
  186. #define GPMI_DEBUG2_SYND2GPMI_BE_MASK (0xf << 12)
  187. #define GPMI_DEBUG2_SYND2GPMI_BE_OFFSET 12
  188. #define GPMI_DEBUG2_GPMI2SYND_VALID (1 << 11)
  189. #define GPMI_DEBUG2_GPMI2SYND_READY (1 << 10)
  190. #define GPMI_DEBUG2_SYND2GPMI_VALID (1 << 9)
  191. #define GPMI_DEBUG2_SYND2GPMI_READY (1 << 8)
  192. #define GPMI_DEBUG2_VIEW_DELAYED_RDN (1 << 7)
  193. #define GPMI_DEBUG2_UPDATE_WINDOW (1 << 6)
  194. #define GPMI_DEBUG2_RDN_TAP_MASK 0x3f
  195. #define GPMI_DEBUG2_RDN_TAP_OFFSET 0
  196. #define GPMI_DEBUG3_APB_WORD_CNTR_MASK (0xffff << 16)
  197. #define GPMI_DEBUG3_APB_WORD_CNTR_OFFSET 16
  198. #define GPMI_DEBUG3_DEV_WORD_CNTR_MASK 0xffff
  199. #define GPMI_DEBUG3_DEV_WORD_CNTR_OFFSET 0
  200. #endif /* __MX28_REGS_GPMI_H__ */