emif.h 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170
  1. /*
  2. * OMAP44xx EMIF header
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. *
  6. * Aneesh V <aneesh@ti.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef _EMIF_H_
  13. #define _EMIF_H_
  14. #include <asm/types.h>
  15. #include <common.h>
  16. /* Base address */
  17. #define EMIF1_BASE 0x4c000000
  18. #define EMIF2_BASE 0x4d000000
  19. /* Registers shifts, masks and values */
  20. /* EMIF_MOD_ID_REV */
  21. #define EMIF_REG_SCHEME_SHIFT 30
  22. #define EMIF_REG_SCHEME_MASK (0x3 << 30)
  23. #define EMIF_REG_MODULE_ID_SHIFT 16
  24. #define EMIF_REG_MODULE_ID_MASK (0xfff << 16)
  25. #define EMIF_REG_RTL_VERSION_SHIFT 11
  26. #define EMIF_REG_RTL_VERSION_MASK (0x1f << 11)
  27. #define EMIF_REG_MAJOR_REVISION_SHIFT 8
  28. #define EMIF_REG_MAJOR_REVISION_MASK (0x7 << 8)
  29. #define EMIF_REG_MINOR_REVISION_SHIFT 0
  30. #define EMIF_REG_MINOR_REVISION_MASK (0x3f << 0)
  31. /* STATUS */
  32. #define EMIF_REG_BE_SHIFT 31
  33. #define EMIF_REG_BE_MASK (1 << 31)
  34. #define EMIF_REG_DUAL_CLK_MODE_SHIFT 30
  35. #define EMIF_REG_DUAL_CLK_MODE_MASK (1 << 30)
  36. #define EMIF_REG_FAST_INIT_SHIFT 29
  37. #define EMIF_REG_FAST_INIT_MASK (1 << 29)
  38. #define EMIF_REG_PHY_DLL_READY_SHIFT 2
  39. #define EMIF_REG_PHY_DLL_READY_MASK (1 << 2)
  40. /* SDRAM_CONFIG */
  41. #define EMIF_REG_SDRAM_TYPE_SHIFT 29
  42. #define EMIF_REG_SDRAM_TYPE_MASK (0x7 << 29)
  43. #define EMIF_REG_SDRAM_TYPE_DDR1 0
  44. #define EMIF_REG_SDRAM_TYPE_LPDDR1 1
  45. #define EMIF_REG_SDRAM_TYPE_DDR2 2
  46. #define EMIF_REG_SDRAM_TYPE_DDR3 3
  47. #define EMIF_REG_SDRAM_TYPE_LPDDR2_S4 4
  48. #define EMIF_REG_SDRAM_TYPE_LPDDR2_S2 5
  49. #define EMIF_REG_IBANK_POS_SHIFT 27
  50. #define EMIF_REG_IBANK_POS_MASK (0x3 << 27)
  51. #define EMIF_REG_DDR_TERM_SHIFT 24
  52. #define EMIF_REG_DDR_TERM_MASK (0x7 << 24)
  53. #define EMIF_REG_DDR2_DDQS_SHIFT 23
  54. #define EMIF_REG_DDR2_DDQS_MASK (1 << 23)
  55. #define EMIF_REG_DYN_ODT_SHIFT 21
  56. #define EMIF_REG_DYN_ODT_MASK (0x3 << 21)
  57. #define EMIF_REG_DDR_DISABLE_DLL_SHIFT 20
  58. #define EMIF_REG_DDR_DISABLE_DLL_MASK (1 << 20)
  59. #define EMIF_REG_SDRAM_DRIVE_SHIFT 18
  60. #define EMIF_REG_SDRAM_DRIVE_MASK (0x3 << 18)
  61. #define EMIF_REG_CWL_SHIFT 16
  62. #define EMIF_REG_CWL_MASK (0x3 << 16)
  63. #define EMIF_REG_NARROW_MODE_SHIFT 14
  64. #define EMIF_REG_NARROW_MODE_MASK (0x3 << 14)
  65. #define EMIF_REG_CL_SHIFT 10
  66. #define EMIF_REG_CL_MASK (0xf << 10)
  67. #define EMIF_REG_ROWSIZE_SHIFT 7
  68. #define EMIF_REG_ROWSIZE_MASK (0x7 << 7)
  69. #define EMIF_REG_IBANK_SHIFT 4
  70. #define EMIF_REG_IBANK_MASK (0x7 << 4)
  71. #define EMIF_REG_EBANK_SHIFT 3
  72. #define EMIF_REG_EBANK_MASK (1 << 3)
  73. #define EMIF_REG_PAGESIZE_SHIFT 0
  74. #define EMIF_REG_PAGESIZE_MASK (0x7 << 0)
  75. /* SDRAM_CONFIG_2 */
  76. #define EMIF_REG_CS1NVMEN_SHIFT 30
  77. #define EMIF_REG_CS1NVMEN_MASK (1 << 30)
  78. #define EMIF_REG_EBANK_POS_SHIFT 27
  79. #define EMIF_REG_EBANK_POS_MASK (1 << 27)
  80. #define EMIF_REG_RDBNUM_SHIFT 4
  81. #define EMIF_REG_RDBNUM_MASK (0x3 << 4)
  82. #define EMIF_REG_RDBSIZE_SHIFT 0
  83. #define EMIF_REG_RDBSIZE_MASK (0x7 << 0)
  84. /* SDRAM_REF_CTRL */
  85. #define EMIF_REG_INITREF_DIS_SHIFT 31
  86. #define EMIF_REG_INITREF_DIS_MASK (1 << 31)
  87. #define EMIF_REG_SRT_SHIFT 29
  88. #define EMIF_REG_SRT_MASK (1 << 29)
  89. #define EMIF_REG_ASR_SHIFT 28
  90. #define EMIF_REG_ASR_MASK (1 << 28)
  91. #define EMIF_REG_PASR_SHIFT 24
  92. #define EMIF_REG_PASR_MASK (0x7 << 24)
  93. #define EMIF_REG_REFRESH_RATE_SHIFT 0
  94. #define EMIF_REG_REFRESH_RATE_MASK (0xffff << 0)
  95. /* SDRAM_REF_CTRL_SHDW */
  96. #define EMIF_REG_REFRESH_RATE_SHDW_SHIFT 0
  97. #define EMIF_REG_REFRESH_RATE_SHDW_MASK (0xffff << 0)
  98. /* SDRAM_TIM_1 */
  99. #define EMIF_REG_T_RP_SHIFT 25
  100. #define EMIF_REG_T_RP_MASK (0xf << 25)
  101. #define EMIF_REG_T_RCD_SHIFT 21
  102. #define EMIF_REG_T_RCD_MASK (0xf << 21)
  103. #define EMIF_REG_T_WR_SHIFT 17
  104. #define EMIF_REG_T_WR_MASK (0xf << 17)
  105. #define EMIF_REG_T_RAS_SHIFT 12
  106. #define EMIF_REG_T_RAS_MASK (0x1f << 12)
  107. #define EMIF_REG_T_RC_SHIFT 6
  108. #define EMIF_REG_T_RC_MASK (0x3f << 6)
  109. #define EMIF_REG_T_RRD_SHIFT 3
  110. #define EMIF_REG_T_RRD_MASK (0x7 << 3)
  111. #define EMIF_REG_T_WTR_SHIFT 0
  112. #define EMIF_REG_T_WTR_MASK (0x7 << 0)
  113. /* SDRAM_TIM_1_SHDW */
  114. #define EMIF_REG_T_RP_SHDW_SHIFT 25
  115. #define EMIF_REG_T_RP_SHDW_MASK (0xf << 25)
  116. #define EMIF_REG_T_RCD_SHDW_SHIFT 21
  117. #define EMIF_REG_T_RCD_SHDW_MASK (0xf << 21)
  118. #define EMIF_REG_T_WR_SHDW_SHIFT 17
  119. #define EMIF_REG_T_WR_SHDW_MASK (0xf << 17)
  120. #define EMIF_REG_T_RAS_SHDW_SHIFT 12
  121. #define EMIF_REG_T_RAS_SHDW_MASK (0x1f << 12)
  122. #define EMIF_REG_T_RC_SHDW_SHIFT 6
  123. #define EMIF_REG_T_RC_SHDW_MASK (0x3f << 6)
  124. #define EMIF_REG_T_RRD_SHDW_SHIFT 3
  125. #define EMIF_REG_T_RRD_SHDW_MASK (0x7 << 3)
  126. #define EMIF_REG_T_WTR_SHDW_SHIFT 0
  127. #define EMIF_REG_T_WTR_SHDW_MASK (0x7 << 0)
  128. /* SDRAM_TIM_2 */
  129. #define EMIF_REG_T_XP_SHIFT 28
  130. #define EMIF_REG_T_XP_MASK (0x7 << 28)
  131. #define EMIF_REG_T_ODT_SHIFT 25
  132. #define EMIF_REG_T_ODT_MASK (0x7 << 25)
  133. #define EMIF_REG_T_XSNR_SHIFT 16
  134. #define EMIF_REG_T_XSNR_MASK (0x1ff << 16)
  135. #define EMIF_REG_T_XSRD_SHIFT 6
  136. #define EMIF_REG_T_XSRD_MASK (0x3ff << 6)
  137. #define EMIF_REG_T_RTP_SHIFT 3
  138. #define EMIF_REG_T_RTP_MASK (0x7 << 3)
  139. #define EMIF_REG_T_CKE_SHIFT 0
  140. #define EMIF_REG_T_CKE_MASK (0x7 << 0)
  141. /* SDRAM_TIM_2_SHDW */
  142. #define EMIF_REG_T_XP_SHDW_SHIFT 28
  143. #define EMIF_REG_T_XP_SHDW_MASK (0x7 << 28)
  144. #define EMIF_REG_T_ODT_SHDW_SHIFT 25
  145. #define EMIF_REG_T_ODT_SHDW_MASK (0x7 << 25)
  146. #define EMIF_REG_T_XSNR_SHDW_SHIFT 16
  147. #define EMIF_REG_T_XSNR_SHDW_MASK (0x1ff << 16)
  148. #define EMIF_REG_T_XSRD_SHDW_SHIFT 6
  149. #define EMIF_REG_T_XSRD_SHDW_MASK (0x3ff << 6)
  150. #define EMIF_REG_T_RTP_SHDW_SHIFT 3
  151. #define EMIF_REG_T_RTP_SHDW_MASK (0x7 << 3)
  152. #define EMIF_REG_T_CKE_SHDW_SHIFT 0
  153. #define EMIF_REG_T_CKE_SHDW_MASK (0x7 << 0)
  154. /* SDRAM_TIM_3 */
  155. #define EMIF_REG_T_CKESR_SHIFT 21
  156. #define EMIF_REG_T_CKESR_MASK (0x7 << 21)
  157. #define EMIF_REG_ZQ_ZQCS_SHIFT 15
  158. #define EMIF_REG_ZQ_ZQCS_MASK (0x3f << 15)
  159. #define EMIF_REG_T_TDQSCKMAX_SHIFT 13
  160. #define EMIF_REG_T_TDQSCKMAX_MASK (0x3 << 13)
  161. #define EMIF_REG_T_RFC_SHIFT 4
  162. #define EMIF_REG_T_RFC_MASK (0x1ff << 4)
  163. #define EMIF_REG_T_RAS_MAX_SHIFT 0
  164. #define EMIF_REG_T_RAS_MAX_MASK (0xf << 0)
  165. /* SDRAM_TIM_3_SHDW */
  166. #define EMIF_REG_T_CKESR_SHDW_SHIFT 21
  167. #define EMIF_REG_T_CKESR_SHDW_MASK (0x7 << 21)
  168. #define EMIF_REG_ZQ_ZQCS_SHDW_SHIFT 15
  169. #define EMIF_REG_ZQ_ZQCS_SHDW_MASK (0x3f << 15)
  170. #define EMIF_REG_T_TDQSCKMAX_SHDW_SHIFT 13
  171. #define EMIF_REG_T_TDQSCKMAX_SHDW_MASK (0x3 << 13)
  172. #define EMIF_REG_T_RFC_SHDW_SHIFT 4
  173. #define EMIF_REG_T_RFC_SHDW_MASK (0x1ff << 4)
  174. #define EMIF_REG_T_RAS_MAX_SHDW_SHIFT 0
  175. #define EMIF_REG_T_RAS_MAX_SHDW_MASK (0xf << 0)
  176. /* LPDDR2_NVM_TIM */
  177. #define EMIF_REG_NVM_T_XP_SHIFT 28
  178. #define EMIF_REG_NVM_T_XP_MASK (0x7 << 28)
  179. #define EMIF_REG_NVM_T_WTR_SHIFT 24
  180. #define EMIF_REG_NVM_T_WTR_MASK (0x7 << 24)
  181. #define EMIF_REG_NVM_T_RP_SHIFT 20
  182. #define EMIF_REG_NVM_T_RP_MASK (0xf << 20)
  183. #define EMIF_REG_NVM_T_WRA_SHIFT 16
  184. #define EMIF_REG_NVM_T_WRA_MASK (0xf << 16)
  185. #define EMIF_REG_NVM_T_RRD_SHIFT 8
  186. #define EMIF_REG_NVM_T_RRD_MASK (0xff << 8)
  187. #define EMIF_REG_NVM_T_RCDMIN_SHIFT 0
  188. #define EMIF_REG_NVM_T_RCDMIN_MASK (0xff << 0)
  189. /* LPDDR2_NVM_TIM_SHDW */
  190. #define EMIF_REG_NVM_T_XP_SHDW_SHIFT 28
  191. #define EMIF_REG_NVM_T_XP_SHDW_MASK (0x7 << 28)
  192. #define EMIF_REG_NVM_T_WTR_SHDW_SHIFT 24
  193. #define EMIF_REG_NVM_T_WTR_SHDW_MASK (0x7 << 24)
  194. #define EMIF_REG_NVM_T_RP_SHDW_SHIFT 20
  195. #define EMIF_REG_NVM_T_RP_SHDW_MASK (0xf << 20)
  196. #define EMIF_REG_NVM_T_WRA_SHDW_SHIFT 16
  197. #define EMIF_REG_NVM_T_WRA_SHDW_MASK (0xf << 16)
  198. #define EMIF_REG_NVM_T_RRD_SHDW_SHIFT 8
  199. #define EMIF_REG_NVM_T_RRD_SHDW_MASK (0xff << 8)
  200. #define EMIF_REG_NVM_T_RCDMIN_SHDW_SHIFT 0
  201. #define EMIF_REG_NVM_T_RCDMIN_SHDW_MASK (0xff << 0)
  202. /* PWR_MGMT_CTRL */
  203. #define EMIF_REG_IDLEMODE_SHIFT 30
  204. #define EMIF_REG_IDLEMODE_MASK (0x3 << 30)
  205. #define EMIF_REG_PD_TIM_SHIFT 12
  206. #define EMIF_REG_PD_TIM_MASK (0xf << 12)
  207. #define EMIF_REG_DPD_EN_SHIFT 11
  208. #define EMIF_REG_DPD_EN_MASK (1 << 11)
  209. #define EMIF_REG_LP_MODE_SHIFT 8
  210. #define EMIF_REG_LP_MODE_MASK (0x7 << 8)
  211. #define EMIF_REG_SR_TIM_SHIFT 4
  212. #define EMIF_REG_SR_TIM_MASK (0xf << 4)
  213. #define EMIF_REG_CS_TIM_SHIFT 0
  214. #define EMIF_REG_CS_TIM_MASK (0xf << 0)
  215. /* PWR_MGMT_CTRL_SHDW */
  216. #define EMIF_REG_PD_TIM_SHDW_SHIFT 12
  217. #define EMIF_REG_PD_TIM_SHDW_MASK (0xf << 12)
  218. #define EMIF_REG_SR_TIM_SHDW_SHIFT 4
  219. #define EMIF_REG_SR_TIM_SHDW_MASK (0xf << 4)
  220. #define EMIF_REG_CS_TIM_SHDW_SHIFT 0
  221. #define EMIF_REG_CS_TIM_SHDW_MASK (0xf << 0)
  222. /* LPDDR2_MODE_REG_DATA */
  223. #define EMIF_REG_VALUE_0_SHIFT 0
  224. #define EMIF_REG_VALUE_0_MASK (0x7f << 0)
  225. /* LPDDR2_MODE_REG_CFG */
  226. #define EMIF_REG_CS_SHIFT 31
  227. #define EMIF_REG_CS_MASK (1 << 31)
  228. #define EMIF_REG_REFRESH_EN_SHIFT 30
  229. #define EMIF_REG_REFRESH_EN_MASK (1 << 30)
  230. #define EMIF_REG_ADDRESS_SHIFT 0
  231. #define EMIF_REG_ADDRESS_MASK (0xff << 0)
  232. /* OCP_CONFIG */
  233. #define EMIF_REG_SYS_THRESH_MAX_SHIFT 24
  234. #define EMIF_REG_SYS_THRESH_MAX_MASK (0xf << 24)
  235. #define EMIF_REG_MPU_THRESH_MAX_SHIFT 20
  236. #define EMIF_REG_MPU_THRESH_MAX_MASK (0xf << 20)
  237. #define EMIF_REG_LL_THRESH_MAX_SHIFT 16
  238. #define EMIF_REG_LL_THRESH_MAX_MASK (0xf << 16)
  239. #define EMIF_REG_PR_OLD_COUNT_SHIFT 0
  240. #define EMIF_REG_PR_OLD_COUNT_MASK (0xff << 0)
  241. /* OCP_CFG_VAL_1 */
  242. #define EMIF_REG_SYS_BUS_WIDTH_SHIFT 30
  243. #define EMIF_REG_SYS_BUS_WIDTH_MASK (0x3 << 30)
  244. #define EMIF_REG_LL_BUS_WIDTH_SHIFT 28
  245. #define EMIF_REG_LL_BUS_WIDTH_MASK (0x3 << 28)
  246. #define EMIF_REG_WR_FIFO_DEPTH_SHIFT 8
  247. #define EMIF_REG_WR_FIFO_DEPTH_MASK (0xff << 8)
  248. #define EMIF_REG_CMD_FIFO_DEPTH_SHIFT 0
  249. #define EMIF_REG_CMD_FIFO_DEPTH_MASK (0xff << 0)
  250. /* OCP_CFG_VAL_2 */
  251. #define EMIF_REG_RREG_FIFO_DEPTH_SHIFT 16
  252. #define EMIF_REG_RREG_FIFO_DEPTH_MASK (0xff << 16)
  253. #define EMIF_REG_RSD_FIFO_DEPTH_SHIFT 8
  254. #define EMIF_REG_RSD_FIFO_DEPTH_MASK (0xff << 8)
  255. #define EMIF_REG_RCMD_FIFO_DEPTH_SHIFT 0
  256. #define EMIF_REG_RCMD_FIFO_DEPTH_MASK (0xff << 0)
  257. /* IODFT_TLGC */
  258. #define EMIF_REG_TLEC_SHIFT 16
  259. #define EMIF_REG_TLEC_MASK (0xffff << 16)
  260. #define EMIF_REG_MT_SHIFT 14
  261. #define EMIF_REG_MT_MASK (1 << 14)
  262. #define EMIF_REG_ACT_CAP_EN_SHIFT 13
  263. #define EMIF_REG_ACT_CAP_EN_MASK (1 << 13)
  264. #define EMIF_REG_OPG_LD_SHIFT 12
  265. #define EMIF_REG_OPG_LD_MASK (1 << 12)
  266. #define EMIF_REG_RESET_PHY_SHIFT 10
  267. #define EMIF_REG_RESET_PHY_MASK (1 << 10)
  268. #define EMIF_REG_MMS_SHIFT 8
  269. #define EMIF_REG_MMS_MASK (1 << 8)
  270. #define EMIF_REG_MC_SHIFT 4
  271. #define EMIF_REG_MC_MASK (0x3 << 4)
  272. #define EMIF_REG_PC_SHIFT 1
  273. #define EMIF_REG_PC_MASK (0x7 << 1)
  274. #define EMIF_REG_TM_SHIFT 0
  275. #define EMIF_REG_TM_MASK (1 << 0)
  276. /* IODFT_CTRL_MISR_RSLT */
  277. #define EMIF_REG_DQM_TLMR_SHIFT 16
  278. #define EMIF_REG_DQM_TLMR_MASK (0x3ff << 16)
  279. #define EMIF_REG_CTL_TLMR_SHIFT 0
  280. #define EMIF_REG_CTL_TLMR_MASK (0x7ff << 0)
  281. /* IODFT_ADDR_MISR_RSLT */
  282. #define EMIF_REG_ADDR_TLMR_SHIFT 0
  283. #define EMIF_REG_ADDR_TLMR_MASK (0x1fffff << 0)
  284. /* IODFT_DATA_MISR_RSLT_1 */
  285. #define EMIF_REG_DATA_TLMR_31_0_SHIFT 0
  286. #define EMIF_REG_DATA_TLMR_31_0_MASK (0xffffffff << 0)
  287. /* IODFT_DATA_MISR_RSLT_2 */
  288. #define EMIF_REG_DATA_TLMR_63_32_SHIFT 0
  289. #define EMIF_REG_DATA_TLMR_63_32_MASK (0xffffffff << 0)
  290. /* IODFT_DATA_MISR_RSLT_3 */
  291. #define EMIF_REG_DATA_TLMR_66_64_SHIFT 0
  292. #define EMIF_REG_DATA_TLMR_66_64_MASK (0x7 << 0)
  293. /* PERF_CNT_1 */
  294. #define EMIF_REG_COUNTER1_SHIFT 0
  295. #define EMIF_REG_COUNTER1_MASK (0xffffffff << 0)
  296. /* PERF_CNT_2 */
  297. #define EMIF_REG_COUNTER2_SHIFT 0
  298. #define EMIF_REG_COUNTER2_MASK (0xffffffff << 0)
  299. /* PERF_CNT_CFG */
  300. #define EMIF_REG_CNTR2_MCONNID_EN_SHIFT 31
  301. #define EMIF_REG_CNTR2_MCONNID_EN_MASK (1 << 31)
  302. #define EMIF_REG_CNTR2_REGION_EN_SHIFT 30
  303. #define EMIF_REG_CNTR2_REGION_EN_MASK (1 << 30)
  304. #define EMIF_REG_CNTR2_CFG_SHIFT 16
  305. #define EMIF_REG_CNTR2_CFG_MASK (0xf << 16)
  306. #define EMIF_REG_CNTR1_MCONNID_EN_SHIFT 15
  307. #define EMIF_REG_CNTR1_MCONNID_EN_MASK (1 << 15)
  308. #define EMIF_REG_CNTR1_REGION_EN_SHIFT 14
  309. #define EMIF_REG_CNTR1_REGION_EN_MASK (1 << 14)
  310. #define EMIF_REG_CNTR1_CFG_SHIFT 0
  311. #define EMIF_REG_CNTR1_CFG_MASK (0xf << 0)
  312. /* PERF_CNT_SEL */
  313. #define EMIF_REG_MCONNID2_SHIFT 24
  314. #define EMIF_REG_MCONNID2_MASK (0xff << 24)
  315. #define EMIF_REG_REGION_SEL2_SHIFT 16
  316. #define EMIF_REG_REGION_SEL2_MASK (0x3 << 16)
  317. #define EMIF_REG_MCONNID1_SHIFT 8
  318. #define EMIF_REG_MCONNID1_MASK (0xff << 8)
  319. #define EMIF_REG_REGION_SEL1_SHIFT 0
  320. #define EMIF_REG_REGION_SEL1_MASK (0x3 << 0)
  321. /* PERF_CNT_TIM */
  322. #define EMIF_REG_TOTAL_TIME_SHIFT 0
  323. #define EMIF_REG_TOTAL_TIME_MASK (0xffffffff << 0)
  324. /* READ_IDLE_CTRL */
  325. #define EMIF_REG_READ_IDLE_LEN_SHIFT 16
  326. #define EMIF_REG_READ_IDLE_LEN_MASK (0xf << 16)
  327. #define EMIF_REG_READ_IDLE_INTERVAL_SHIFT 0
  328. #define EMIF_REG_READ_IDLE_INTERVAL_MASK (0x1ff << 0)
  329. /* READ_IDLE_CTRL_SHDW */
  330. #define EMIF_REG_READ_IDLE_LEN_SHDW_SHIFT 16
  331. #define EMIF_REG_READ_IDLE_LEN_SHDW_MASK (0xf << 16)
  332. #define EMIF_REG_READ_IDLE_INTERVAL_SHDW_SHIFT 0
  333. #define EMIF_REG_READ_IDLE_INTERVAL_SHDW_MASK (0x1ff << 0)
  334. /* IRQ_EOI */
  335. #define EMIF_REG_EOI_SHIFT 0
  336. #define EMIF_REG_EOI_MASK (1 << 0)
  337. /* IRQSTATUS_RAW_SYS */
  338. #define EMIF_REG_DNV_SYS_SHIFT 2
  339. #define EMIF_REG_DNV_SYS_MASK (1 << 2)
  340. #define EMIF_REG_TA_SYS_SHIFT 1
  341. #define EMIF_REG_TA_SYS_MASK (1 << 1)
  342. #define EMIF_REG_ERR_SYS_SHIFT 0
  343. #define EMIF_REG_ERR_SYS_MASK (1 << 0)
  344. /* IRQSTATUS_RAW_LL */
  345. #define EMIF_REG_DNV_LL_SHIFT 2
  346. #define EMIF_REG_DNV_LL_MASK (1 << 2)
  347. #define EMIF_REG_TA_LL_SHIFT 1
  348. #define EMIF_REG_TA_LL_MASK (1 << 1)
  349. #define EMIF_REG_ERR_LL_SHIFT 0
  350. #define EMIF_REG_ERR_LL_MASK (1 << 0)
  351. /* IRQSTATUS_SYS */
  352. /* IRQSTATUS_LL */
  353. /* IRQENABLE_SET_SYS */
  354. #define EMIF_REG_EN_DNV_SYS_SHIFT 2
  355. #define EMIF_REG_EN_DNV_SYS_MASK (1 << 2)
  356. #define EMIF_REG_EN_TA_SYS_SHIFT 1
  357. #define EMIF_REG_EN_TA_SYS_MASK (1 << 1)
  358. #define EMIF_REG_EN_ERR_SYS_SHIFT 0
  359. #define EMIF_REG_EN_ERR_SYS_MASK (1 << 0)
  360. /* IRQENABLE_SET_LL */
  361. #define EMIF_REG_EN_DNV_LL_SHIFT 2
  362. #define EMIF_REG_EN_DNV_LL_MASK (1 << 2)
  363. #define EMIF_REG_EN_TA_LL_SHIFT 1
  364. #define EMIF_REG_EN_TA_LL_MASK (1 << 1)
  365. #define EMIF_REG_EN_ERR_LL_SHIFT 0
  366. #define EMIF_REG_EN_ERR_LL_MASK (1 << 0)
  367. /* IRQENABLE_CLR_SYS */
  368. /* IRQENABLE_CLR_LL */
  369. /* ZQ_CONFIG */
  370. #define EMIF_REG_ZQ_CS1EN_SHIFT 31
  371. #define EMIF_REG_ZQ_CS1EN_MASK (1 << 31)
  372. #define EMIF_REG_ZQ_CS0EN_SHIFT 30
  373. #define EMIF_REG_ZQ_CS0EN_MASK (1 << 30)
  374. #define EMIF_REG_ZQ_DUALCALEN_SHIFT 29
  375. #define EMIF_REG_ZQ_DUALCALEN_MASK (1 << 29)
  376. #define EMIF_REG_ZQ_SFEXITEN_SHIFT 28
  377. #define EMIF_REG_ZQ_SFEXITEN_MASK (1 << 28)
  378. #define EMIF_REG_ZQ_ZQINIT_MULT_SHIFT 18
  379. #define EMIF_REG_ZQ_ZQINIT_MULT_MASK (0x3 << 18)
  380. #define EMIF_REG_ZQ_ZQCL_MULT_SHIFT 16
  381. #define EMIF_REG_ZQ_ZQCL_MULT_MASK (0x3 << 16)
  382. #define EMIF_REG_ZQ_REFINTERVAL_SHIFT 0
  383. #define EMIF_REG_ZQ_REFINTERVAL_MASK (0xffff << 0)
  384. /* TEMP_ALERT_CONFIG */
  385. #define EMIF_REG_TA_CS1EN_SHIFT 31
  386. #define EMIF_REG_TA_CS1EN_MASK (1 << 31)
  387. #define EMIF_REG_TA_CS0EN_SHIFT 30
  388. #define EMIF_REG_TA_CS0EN_MASK (1 << 30)
  389. #define EMIF_REG_TA_SFEXITEN_SHIFT 28
  390. #define EMIF_REG_TA_SFEXITEN_MASK (1 << 28)
  391. #define EMIF_REG_TA_DEVWDT_SHIFT 26
  392. #define EMIF_REG_TA_DEVWDT_MASK (0x3 << 26)
  393. #define EMIF_REG_TA_DEVCNT_SHIFT 24
  394. #define EMIF_REG_TA_DEVCNT_MASK (0x3 << 24)
  395. #define EMIF_REG_TA_REFINTERVAL_SHIFT 0
  396. #define EMIF_REG_TA_REFINTERVAL_MASK (0x3fffff << 0)
  397. /* OCP_ERR_LOG */
  398. #define EMIF_REG_MADDRSPACE_SHIFT 14
  399. #define EMIF_REG_MADDRSPACE_MASK (0x3 << 14)
  400. #define EMIF_REG_MBURSTSEQ_SHIFT 11
  401. #define EMIF_REG_MBURSTSEQ_MASK (0x7 << 11)
  402. #define EMIF_REG_MCMD_SHIFT 8
  403. #define EMIF_REG_MCMD_MASK (0x7 << 8)
  404. #define EMIF_REG_MCONNID_SHIFT 0
  405. #define EMIF_REG_MCONNID_MASK (0xff << 0)
  406. /* DDR_PHY_CTRL_1 */
  407. #define EMIF_REG_DDR_PHY_CTRL_1_SHIFT 4
  408. #define EMIF_REG_DDR_PHY_CTRL_1_MASK (0xfffffff << 4)
  409. #define EMIF_REG_READ_LATENCY_SHIFT 0
  410. #define EMIF_REG_READ_LATENCY_MASK (0xf << 0)
  411. #define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHIFT 4
  412. #define EMIF_REG_DLL_SLAVE_DLY_CTRL_MASK (0xFF << 4)
  413. #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHIFT 12
  414. #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_MASK (0xFFFFF << 12)
  415. /* DDR_PHY_CTRL_1_SHDW */
  416. #define EMIF_REG_DDR_PHY_CTRL_1_SHDW_SHIFT 4
  417. #define EMIF_REG_DDR_PHY_CTRL_1_SHDW_MASK (0xfffffff << 4)
  418. #define EMIF_REG_READ_LATENCY_SHDW_SHIFT 0
  419. #define EMIF_REG_READ_LATENCY_SHDW_MASK (0xf << 0)
  420. #define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHDW_SHIFT 4
  421. #define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHDW_MASK (0xFF << 4)
  422. #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHDW_SHIFT 12
  423. #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHDW_MASK (0xFFFFF << 12)
  424. /* DDR_PHY_CTRL_2 */
  425. #define EMIF_REG_DDR_PHY_CTRL_2_SHIFT 0
  426. #define EMIF_REG_DDR_PHY_CTRL_2_MASK (0xffffffff << 0)
  427. /*EMIF_READ_WRITE_LEVELING_CONTROL*/
  428. #define EMIF_REG_RDWRLVLFULL_START_SHIFT 31
  429. #define EMIF_REG_RDWRLVLFULL_START_MASK (1 << 31)
  430. #define EMIF_REG_RDWRLVLINC_PRE_SHIFT 24
  431. #define EMIF_REG_RDWRLVLINC_PRE_MASK (0x7F << 24)
  432. #define EMIF_REG_RDLVLINC_INT_SHIFT 16
  433. #define EMIF_REG_RDLVLINC_INT_MASK (0xFF << 16)
  434. #define EMIF_REG_RDLVLGATEINC_INT_SHIFT 8
  435. #define EMIF_REG_RDLVLGATEINC_INT_MASK (0xFF << 8)
  436. #define EMIF_REG_WRLVLINC_INT_SHIFT 0
  437. #define EMIF_REG_WRLVLINC_INT_MASK (0xFF << 0)
  438. /*EMIF_READ_WRITE_LEVELING_RAMP_CONTROL*/
  439. #define EMIF_REG_RDWRLVL_EN_SHIFT 31
  440. #define EMIF_REG_RDWRLVL_EN_MASK (1 << 31)
  441. #define EMIF_REG_RDWRLVLINC_RMP_PRE_SHIFT 24
  442. #define EMIF_REG_RDWRLVLINC_RMP_PRE_MASK (0x7F << 24)
  443. #define EMIF_REG_RDLVLINC_RMP_INT_SHIFT 16
  444. #define EMIF_REG_RDLVLINC_RMP_INT_MASK (0xFF << 16)
  445. #define EMIF_REG_RDLVLGATEINC_RMP_INT_SHIFT 8
  446. #define EMIF_REG_RDLVLGATEINC_RMP_INT_MASK (0xFF << 8)
  447. #define EMIF_REG_WRLVLINC_RMP_INT_SHIFT 0
  448. #define EMIF_REG_WRLVLINC_RMP_INT_MASK (0xFF << 0)
  449. /*EMIF_READ_WRITE_LEVELING_RAMP_WINDOW*/
  450. #define EMIF_REG_RDWRLVLINC_RMP_WIN_SHIFT 0
  451. #define EMIF_REG_RDWRLVLINC_RMP_WIN_MASK (0x1FFF << 0)
  452. /*Leveling Fields */
  453. #define DDR3_WR_LVL_INT 0x73
  454. #define DDR3_RD_LVL_INT 0x33
  455. #define DDR3_RD_LVL_GATE_INT 0x59
  456. #define RD_RW_LVL_INC_PRE 0x0
  457. #define DDR3_FULL_LVL (1 << EMIF_REG_RDWRLVL_EN_SHIFT)
  458. #define DDR3_INC_LVL ((DDR3_WR_LVL_INT << EMIF_REG_WRLVLINC_INT_SHIFT) \
  459. | (DDR3_RD_LVL_GATE_INT << EMIF_REG_RDLVLGATEINC_INT_SHIFT) \
  460. | (DDR3_RD_LVL_INT << EMIF_REG_RDLVLINC_RMP_INT_SHIFT) \
  461. | (RD_RW_LVL_INC_PRE << EMIF_REG_RDWRLVLINC_RMP_PRE_SHIFT))
  462. #define SDRAM_CONFIG_EXT_RD_LVL_11_SAMPLES 0x0000C1A7
  463. #define SDRAM_CONFIG_EXT_RD_LVL_4_SAMPLES 0x000001A7
  464. #define SDRAM_CONFIG_EXT_RD_LVL_11_SAMPLES_ES2 0x0000C1C7
  465. /* DMM */
  466. #define DMM_BASE 0x4E000040
  467. /* Memory Adapter */
  468. #define MA_BASE 0x482AF040
  469. /* DMM_LISA_MAP */
  470. #define EMIF_SYS_ADDR_SHIFT 24
  471. #define EMIF_SYS_ADDR_MASK (0xff << 24)
  472. #define EMIF_SYS_SIZE_SHIFT 20
  473. #define EMIF_SYS_SIZE_MASK (0x7 << 20)
  474. #define EMIF_SDRC_INTL_SHIFT 18
  475. #define EMIF_SDRC_INTL_MASK (0x3 << 18)
  476. #define EMIF_SDRC_ADDRSPC_SHIFT 16
  477. #define EMIF_SDRC_ADDRSPC_MASK (0x3 << 16)
  478. #define EMIF_SDRC_MAP_SHIFT 8
  479. #define EMIF_SDRC_MAP_MASK (0x3 << 8)
  480. #define EMIF_SDRC_ADDR_SHIFT 0
  481. #define EMIF_SDRC_ADDR_MASK (0xff << 0)
  482. /* DMM_LISA_MAP fields */
  483. #define DMM_SDRC_MAP_UNMAPPED 0
  484. #define DMM_SDRC_MAP_EMIF1_ONLY 1
  485. #define DMM_SDRC_MAP_EMIF2_ONLY 2
  486. #define DMM_SDRC_MAP_EMIF1_AND_EMIF2 3
  487. #define DMM_SDRC_INTL_NONE 0
  488. #define DMM_SDRC_INTL_128B 1
  489. #define DMM_SDRC_INTL_256B 2
  490. #define DMM_SDRC_INTL_512 3
  491. #define DMM_SDRC_ADDR_SPC_SDRAM 0
  492. #define DMM_SDRC_ADDR_SPC_NVM 1
  493. #define DMM_SDRC_ADDR_SPC_INVALID 2
  494. #define DMM_LISA_MAP_INTERLEAVED_BASE_VAL (\
  495. (DMM_SDRC_MAP_EMIF1_AND_EMIF2 << EMIF_SDRC_MAP_SHIFT) |\
  496. (DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT) |\
  497. (DMM_SDRC_INTL_128B << EMIF_SDRC_INTL_SHIFT) |\
  498. (CONFIG_SYS_SDRAM_BASE << EMIF_SYS_ADDR_SHIFT))
  499. #define DMM_LISA_MAP_EMIF1_ONLY_BASE_VAL (\
  500. (DMM_SDRC_MAP_EMIF1_ONLY << EMIF_SDRC_MAP_SHIFT)|\
  501. (DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT)|\
  502. (DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT))
  503. #define DMM_LISA_MAP_EMIF2_ONLY_BASE_VAL (\
  504. (DMM_SDRC_MAP_EMIF2_ONLY << EMIF_SDRC_MAP_SHIFT)|\
  505. (DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT)|\
  506. (DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT))
  507. /* Trap for invalid TILER PAT entries */
  508. #define DMM_LISA_MAP_0_INVAL_ADDR_TRAP (\
  509. (0 << EMIF_SDRC_ADDR_SHIFT) |\
  510. (DMM_SDRC_MAP_EMIF1_ONLY << EMIF_SDRC_MAP_SHIFT)|\
  511. (DMM_SDRC_ADDR_SPC_INVALID << EMIF_SDRC_ADDRSPC_SHIFT)|\
  512. (DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT)|\
  513. (0xFF << EMIF_SYS_ADDR_SHIFT))
  514. #define EMIF_EXT_PHY_CTRL_TIMING_REG 0x5
  515. #define EMIF_EXT_PHY_CTRL_CONST_REG 0x14
  516. /* Reg mapping structure */
  517. struct emif_reg_struct {
  518. u32 emif_mod_id_rev;
  519. u32 emif_status;
  520. u32 emif_sdram_config;
  521. u32 emif_lpddr2_nvm_config;
  522. u32 emif_sdram_ref_ctrl;
  523. u32 emif_sdram_ref_ctrl_shdw;
  524. u32 emif_sdram_tim_1;
  525. u32 emif_sdram_tim_1_shdw;
  526. u32 emif_sdram_tim_2;
  527. u32 emif_sdram_tim_2_shdw;
  528. u32 emif_sdram_tim_3;
  529. u32 emif_sdram_tim_3_shdw;
  530. u32 emif_lpddr2_nvm_tim;
  531. u32 emif_lpddr2_nvm_tim_shdw;
  532. u32 emif_pwr_mgmt_ctrl;
  533. u32 emif_pwr_mgmt_ctrl_shdw;
  534. u32 emif_lpddr2_mode_reg_data;
  535. u32 padding1[1];
  536. u32 emif_lpddr2_mode_reg_data_es2;
  537. u32 padding11[1];
  538. u32 emif_lpddr2_mode_reg_cfg;
  539. u32 emif_l3_config;
  540. u32 emif_l3_cfg_val_1;
  541. u32 emif_l3_cfg_val_2;
  542. u32 emif_iodft_tlgc;
  543. u32 padding2[7];
  544. u32 emif_perf_cnt_1;
  545. u32 emif_perf_cnt_2;
  546. u32 emif_perf_cnt_cfg;
  547. u32 emif_perf_cnt_sel;
  548. u32 emif_perf_cnt_tim;
  549. u32 padding3;
  550. u32 emif_read_idlectrl;
  551. u32 emif_read_idlectrl_shdw;
  552. u32 padding4;
  553. u32 emif_irqstatus_raw_sys;
  554. u32 emif_irqstatus_raw_ll;
  555. u32 emif_irqstatus_sys;
  556. u32 emif_irqstatus_ll;
  557. u32 emif_irqenable_set_sys;
  558. u32 emif_irqenable_set_ll;
  559. u32 emif_irqenable_clr_sys;
  560. u32 emif_irqenable_clr_ll;
  561. u32 padding5;
  562. u32 emif_zq_config;
  563. u32 emif_temp_alert_config;
  564. u32 emif_l3_err_log;
  565. u32 emif_rd_wr_lvl_rmp_win;
  566. u32 emif_rd_wr_lvl_rmp_ctl;
  567. u32 emif_rd_wr_lvl_ctl;
  568. u32 padding6[1];
  569. u32 emif_ddr_phy_ctrl_1;
  570. u32 emif_ddr_phy_ctrl_1_shdw;
  571. u32 emif_ddr_phy_ctrl_2;
  572. u32 padding7[12];
  573. u32 emif_rd_wr_exec_thresh;
  574. u32 padding8[55];
  575. u32 emif_ddr_ext_phy_ctrl_1;
  576. u32 emif_ddr_ext_phy_ctrl_1_shdw;
  577. u32 emif_ddr_ext_phy_ctrl_2;
  578. u32 emif_ddr_ext_phy_ctrl_2_shdw;
  579. u32 emif_ddr_ext_phy_ctrl_3;
  580. u32 emif_ddr_ext_phy_ctrl_3_shdw;
  581. u32 emif_ddr_ext_phy_ctrl_4;
  582. u32 emif_ddr_ext_phy_ctrl_4_shdw;
  583. u32 emif_ddr_ext_phy_ctrl_5;
  584. u32 emif_ddr_ext_phy_ctrl_5_shdw;
  585. u32 emif_ddr_ext_phy_ctrl_6;
  586. u32 emif_ddr_ext_phy_ctrl_6_shdw;
  587. u32 emif_ddr_ext_phy_ctrl_7;
  588. u32 emif_ddr_ext_phy_ctrl_7_shdw;
  589. u32 emif_ddr_ext_phy_ctrl_8;
  590. u32 emif_ddr_ext_phy_ctrl_8_shdw;
  591. u32 emif_ddr_ext_phy_ctrl_9;
  592. u32 emif_ddr_ext_phy_ctrl_9_shdw;
  593. u32 emif_ddr_ext_phy_ctrl_10;
  594. u32 emif_ddr_ext_phy_ctrl_10_shdw;
  595. u32 emif_ddr_ext_phy_ctrl_11;
  596. u32 emif_ddr_ext_phy_ctrl_11_shdw;
  597. u32 emif_ddr_ext_phy_ctrl_12;
  598. u32 emif_ddr_ext_phy_ctrl_12_shdw;
  599. u32 emif_ddr_ext_phy_ctrl_13;
  600. u32 emif_ddr_ext_phy_ctrl_13_shdw;
  601. u32 emif_ddr_ext_phy_ctrl_14;
  602. u32 emif_ddr_ext_phy_ctrl_14_shdw;
  603. u32 emif_ddr_ext_phy_ctrl_15;
  604. u32 emif_ddr_ext_phy_ctrl_15_shdw;
  605. u32 emif_ddr_ext_phy_ctrl_16;
  606. u32 emif_ddr_ext_phy_ctrl_16_shdw;
  607. u32 emif_ddr_ext_phy_ctrl_17;
  608. u32 emif_ddr_ext_phy_ctrl_17_shdw;
  609. u32 emif_ddr_ext_phy_ctrl_18;
  610. u32 emif_ddr_ext_phy_ctrl_18_shdw;
  611. u32 emif_ddr_ext_phy_ctrl_19;
  612. u32 emif_ddr_ext_phy_ctrl_19_shdw;
  613. u32 emif_ddr_ext_phy_ctrl_20;
  614. u32 emif_ddr_ext_phy_ctrl_20_shdw;
  615. u32 emif_ddr_ext_phy_ctrl_21;
  616. u32 emif_ddr_ext_phy_ctrl_21_shdw;
  617. u32 emif_ddr_ext_phy_ctrl_22;
  618. u32 emif_ddr_ext_phy_ctrl_22_shdw;
  619. u32 emif_ddr_ext_phy_ctrl_23;
  620. u32 emif_ddr_ext_phy_ctrl_23_shdw;
  621. u32 emif_ddr_ext_phy_ctrl_24;
  622. u32 emif_ddr_ext_phy_ctrl_24_shdw;
  623. };
  624. struct dmm_lisa_map_regs {
  625. u32 dmm_lisa_map_0;
  626. u32 dmm_lisa_map_1;
  627. u32 dmm_lisa_map_2;
  628. u32 dmm_lisa_map_3;
  629. u8 is_ma_present;
  630. };
  631. #define CS0 0
  632. #define CS1 1
  633. /* The maximum frequency at which the LPDDR2 interface can operate in Hz*/
  634. #define MAX_LPDDR2_FREQ 400000000 /* 400 MHz */
  635. /*
  636. * The period of DDR clk is represented as numerator and denominator for
  637. * better accuracy in integer based calculations. However, if the numerator
  638. * and denominator are very huge there may be chances of overflow in
  639. * calculations. So, as a trade-off keep denominator(and consequently
  640. * numerator) within a limit sacrificing some accuracy - but not much
  641. * If denominator and numerator are already small (such as at 400 MHz)
  642. * no adjustment is needed
  643. */
  644. #define EMIF_PERIOD_DEN_LIMIT 1000
  645. /*
  646. * Maximum number of different frequencies supported by EMIF driver
  647. * Determines the number of entries in the pointer array for register
  648. * cache
  649. */
  650. #define EMIF_MAX_NUM_FREQUENCIES 6
  651. /*
  652. * Indices into the Addressing Table array.
  653. * One entry each for all the different types of devices with different
  654. * addressing schemes
  655. */
  656. #define ADDR_TABLE_INDEX64M 0
  657. #define ADDR_TABLE_INDEX128M 1
  658. #define ADDR_TABLE_INDEX256M 2
  659. #define ADDR_TABLE_INDEX512M 3
  660. #define ADDR_TABLE_INDEX1GS4 4
  661. #define ADDR_TABLE_INDEX2GS4 5
  662. #define ADDR_TABLE_INDEX4G 6
  663. #define ADDR_TABLE_INDEX8G 7
  664. #define ADDR_TABLE_INDEX1GS2 8
  665. #define ADDR_TABLE_INDEX2GS2 9
  666. #define ADDR_TABLE_INDEXMAX 10
  667. /* Number of Row bits */
  668. #define ROW_9 0
  669. #define ROW_10 1
  670. #define ROW_11 2
  671. #define ROW_12 3
  672. #define ROW_13 4
  673. #define ROW_14 5
  674. #define ROW_15 6
  675. #define ROW_16 7
  676. /* Number of Column bits */
  677. #define COL_8 0
  678. #define COL_9 1
  679. #define COL_10 2
  680. #define COL_11 3
  681. #define COL_7 4 /*Not supported by OMAP included for completeness */
  682. /* Number of Banks*/
  683. #define BANKS1 0
  684. #define BANKS2 1
  685. #define BANKS4 2
  686. #define BANKS8 3
  687. /* Refresh rate in micro seconds x 10 */
  688. #define T_REFI_15_6 156
  689. #define T_REFI_7_8 78
  690. #define T_REFI_3_9 39
  691. #define EBANK_CS1_DIS 0
  692. #define EBANK_CS1_EN 1
  693. /* Read Latency used by the device at reset */
  694. #define RL_BOOT 3
  695. /* Read Latency for the highest frequency you want to use */
  696. #ifdef CONFIG_OMAP54XX
  697. #define RL_FINAL 8
  698. #else
  699. #define RL_FINAL 6
  700. #endif
  701. /* Interleaving policies at EMIF level- between banks and Chip Selects */
  702. #define EMIF_INTERLEAVING_POLICY_MAX_INTERLEAVING 0
  703. #define EMIF_INTERLEAVING_POLICY_NO_BANK_INTERLEAVING 3
  704. /*
  705. * Interleaving policy to be used
  706. * Currently set to MAX interleaving for better performance
  707. */
  708. #define EMIF_INTERLEAVING_POLICY EMIF_INTERLEAVING_POLICY_MAX_INTERLEAVING
  709. /* State of the core voltage:
  710. * This is important for some parameters such as read idle control and
  711. * ZQ calibration timings. Timings are much stricter when voltage ramp
  712. * is happening compared to when the voltage is stable.
  713. * We need to calculate two sets of values for these parameters and use
  714. * them accordingly
  715. */
  716. #define LPDDR2_VOLTAGE_STABLE 0
  717. #define LPDDR2_VOLTAGE_RAMPING 1
  718. /* Length of the forced read idle period in terms of cycles */
  719. #define EMIF_REG_READ_IDLE_LEN_VAL 5
  720. /* Interval between forced 'read idles' */
  721. /* To be used when voltage is changed for DPS/DVFS - 1us */
  722. #define READ_IDLE_INTERVAL_DVFS (1*1000)
  723. /*
  724. * To be used when voltage is not scaled except by Smart Reflex
  725. * 50us - or maximum value will do
  726. */
  727. #define READ_IDLE_INTERVAL_NORMAL (50*1000)
  728. /*
  729. * Unless voltage is changing due to DVFS one ZQCS command every 50ms should
  730. * be enough. This shoule be enough also in the case when voltage is changing
  731. * due to smart-reflex.
  732. */
  733. #define EMIF_ZQCS_INTERVAL_NORMAL_IN_US (50*1000)
  734. /*
  735. * If voltage is changing due to DVFS ZQCS should be performed more
  736. * often(every 50us)
  737. */
  738. #define EMIF_ZQCS_INTERVAL_DVFS_IN_US 50
  739. /* The interval between ZQCL commands as a multiple of ZQCS interval */
  740. #define REG_ZQ_ZQCL_MULT 4
  741. /* The interval between ZQINIT commands as a multiple of ZQCL interval */
  742. #define REG_ZQ_ZQINIT_MULT 3
  743. /* Enable ZQ Calibration on exiting Self-refresh */
  744. #define REG_ZQ_SFEXITEN_ENABLE 1
  745. /*
  746. * ZQ Calibration simultaneously on both chip-selects:
  747. * Needs one calibration resistor per CS
  748. * None of the boards that we know of have this capability
  749. * So disabled by default
  750. */
  751. #define REG_ZQ_DUALCALEN_DISABLE 0
  752. /*
  753. * Enable ZQ Calibration by default on CS0. If we are asked to program
  754. * the EMIF there will be something connected to CS0 for sure
  755. */
  756. #define REG_ZQ_CS0EN_ENABLE 1
  757. /* EMIF_PWR_MGMT_CTRL register */
  758. /* Low power modes */
  759. #define LP_MODE_DISABLE 0
  760. #define LP_MODE_CLOCK_STOP 1
  761. #define LP_MODE_SELF_REFRESH 2
  762. #define LP_MODE_PWR_DN 3
  763. /* REG_DPD_EN */
  764. #define DPD_DISABLE 0
  765. #define DPD_ENABLE 1
  766. /* Maximum delay before Low Power Modes */
  767. #define REG_CS_TIM 0x0
  768. #define REG_SR_TIM 0x0
  769. #define REG_PD_TIM 0x0
  770. /* EMIF_PWR_MGMT_CTRL register */
  771. #define EMIF_PWR_MGMT_CTRL (\
  772. ((REG_CS_TIM << EMIF_REG_CS_TIM_SHIFT) & EMIF_REG_CS_TIM_MASK)|\
  773. ((REG_SR_TIM << EMIF_REG_SR_TIM_SHIFT) & EMIF_REG_SR_TIM_MASK)|\
  774. ((REG_PD_TIM << EMIF_REG_PD_TIM_SHIFT) & EMIF_REG_PD_TIM_MASK)|\
  775. ((REG_PD_TIM << EMIF_REG_PD_TIM_SHIFT) & EMIF_REG_PD_TIM_MASK)|\
  776. ((LP_MODE_DISABLE << EMIF_REG_LP_MODE_SHIFT)\
  777. & EMIF_REG_LP_MODE_MASK) |\
  778. ((DPD_DISABLE << EMIF_REG_DPD_EN_SHIFT)\
  779. & EMIF_REG_DPD_EN_MASK))\
  780. #define EMIF_PWR_MGMT_CTRL_SHDW (\
  781. ((REG_CS_TIM << EMIF_REG_CS_TIM_SHDW_SHIFT)\
  782. & EMIF_REG_CS_TIM_SHDW_MASK) |\
  783. ((REG_SR_TIM << EMIF_REG_SR_TIM_SHDW_SHIFT)\
  784. & EMIF_REG_SR_TIM_SHDW_MASK) |\
  785. ((REG_PD_TIM << EMIF_REG_PD_TIM_SHDW_SHIFT)\
  786. & EMIF_REG_PD_TIM_SHDW_MASK) |\
  787. ((REG_PD_TIM << EMIF_REG_PD_TIM_SHDW_SHIFT)\
  788. & EMIF_REG_PD_TIM_SHDW_MASK))
  789. /* EMIF_L3_CONFIG register value */
  790. #define EMIF_L3_CONFIG_VAL_SYS_10_LL_0 0x0A0000FF
  791. #define EMIF_L3_CONFIG_VAL_SYS_10_MPU_3_LL_0 0x0A300000
  792. #define EMIF_L3_CONFIG_VAL_SYS_10_MPU_5_LL_0 0x0A500000
  793. /*
  794. * Value of bits 12:31 of DDR_PHY_CTRL_1 register:
  795. * All these fields have magic values dependent on frequency and
  796. * determined by PHY and DLL integration with EMIF. Setting the magic
  797. * values suggested by hw team.
  798. */
  799. #define EMIF_DDR_PHY_CTRL_1_BASE_VAL 0x049FF
  800. #define EMIF_DLL_SLAVE_DLY_CTRL_400_MHZ 0x41
  801. #define EMIF_DLL_SLAVE_DLY_CTRL_200_MHZ 0x80
  802. #define EMIF_DLL_SLAVE_DLY_CTRL_100_MHZ_AND_LESS 0xFF
  803. /*
  804. * MR1 value:
  805. * Burst length : 8
  806. * Burst type : sequential
  807. * Wrap : enabled
  808. * nWR : 3(default). EMIF does not do pre-charge.
  809. * : So nWR is don't care
  810. */
  811. #define MR1_BL_8_BT_SEQ_WRAP_EN_NWR_3 0x23
  812. #define MR1_BL_8_BT_SEQ_WRAP_EN_NWR_8 0xc3
  813. /* MR2 */
  814. #define MR2_RL3_WL1 1
  815. #define MR2_RL4_WL2 2
  816. #define MR2_RL5_WL2 3
  817. #define MR2_RL6_WL3 4
  818. /* MR10: ZQ calibration codes */
  819. #define MR10_ZQ_ZQCS 0x56
  820. #define MR10_ZQ_ZQCL 0xAB
  821. #define MR10_ZQ_ZQINIT 0xFF
  822. #define MR10_ZQ_ZQRESET 0xC3
  823. /* TEMP_ALERT_CONFIG */
  824. #define TEMP_ALERT_POLL_INTERVAL_MS 360 /* for temp gradient - 5 C/s */
  825. #define TEMP_ALERT_CONFIG_DEVCT_1 0
  826. #define TEMP_ALERT_CONFIG_DEVWDT_32 2
  827. /* MR16 value: refresh full array(no partial array self refresh) */
  828. #define MR16_REF_FULL_ARRAY 0
  829. /*
  830. * Maximum number of entries we keep in our array of timing tables
  831. * We need not keep all the speed bins supported by the device
  832. * We need to keep timing tables for only the speed bins that we
  833. * are interested in
  834. */
  835. #define MAX_NUM_SPEEDBINS 4
  836. /* LPDDR2 Densities */
  837. #define LPDDR2_DENSITY_64Mb 0
  838. #define LPDDR2_DENSITY_128Mb 1
  839. #define LPDDR2_DENSITY_256Mb 2
  840. #define LPDDR2_DENSITY_512Mb 3
  841. #define LPDDR2_DENSITY_1Gb 4
  842. #define LPDDR2_DENSITY_2Gb 5
  843. #define LPDDR2_DENSITY_4Gb 6
  844. #define LPDDR2_DENSITY_8Gb 7
  845. #define LPDDR2_DENSITY_16Gb 8
  846. #define LPDDR2_DENSITY_32Gb 9
  847. /* LPDDR2 type */
  848. #define LPDDR2_TYPE_S4 0
  849. #define LPDDR2_TYPE_S2 1
  850. #define LPDDR2_TYPE_NVM 2
  851. /* LPDDR2 IO width */
  852. #define LPDDR2_IO_WIDTH_32 0
  853. #define LPDDR2_IO_WIDTH_16 1
  854. #define LPDDR2_IO_WIDTH_8 2
  855. /* Mode register numbers */
  856. #define LPDDR2_MR0 0
  857. #define LPDDR2_MR1 1
  858. #define LPDDR2_MR2 2
  859. #define LPDDR2_MR3 3
  860. #define LPDDR2_MR4 4
  861. #define LPDDR2_MR5 5
  862. #define LPDDR2_MR6 6
  863. #define LPDDR2_MR7 7
  864. #define LPDDR2_MR8 8
  865. #define LPDDR2_MR9 9
  866. #define LPDDR2_MR10 10
  867. #define LPDDR2_MR11 11
  868. #define LPDDR2_MR16 16
  869. #define LPDDR2_MR17 17
  870. #define LPDDR2_MR18 18
  871. /* MR0 */
  872. #define LPDDR2_MR0_DAI_SHIFT 0
  873. #define LPDDR2_MR0_DAI_MASK 1
  874. #define LPDDR2_MR0_DI_SHIFT 1
  875. #define LPDDR2_MR0_DI_MASK (1 << 1)
  876. #define LPDDR2_MR0_DNVI_SHIFT 2
  877. #define LPDDR2_MR0_DNVI_MASK (1 << 2)
  878. /* MR4 */
  879. #define MR4_SDRAM_REF_RATE_SHIFT 0
  880. #define MR4_SDRAM_REF_RATE_MASK 7
  881. #define MR4_TUF_SHIFT 7
  882. #define MR4_TUF_MASK (1 << 7)
  883. /* MR4 SDRAM Refresh Rate field values */
  884. #define SDRAM_TEMP_LESS_LOW_SHUTDOWN 0x0
  885. #define SDRAM_TEMP_LESS_4X_REFRESH_AND_TIMINGS 0x1
  886. #define SDRAM_TEMP_LESS_2X_REFRESH_AND_TIMINGS 0x2
  887. #define SDRAM_TEMP_NOMINAL 0x3
  888. #define SDRAM_TEMP_RESERVED_4 0x4
  889. #define SDRAM_TEMP_HIGH_DERATE_REFRESH 0x5
  890. #define SDRAM_TEMP_HIGH_DERATE_REFRESH_AND_TIMINGS 0x6
  891. #define SDRAM_TEMP_VERY_HIGH_SHUTDOWN 0x7
  892. #define LPDDR2_MANUFACTURER_SAMSUNG 1
  893. #define LPDDR2_MANUFACTURER_QIMONDA 2
  894. #define LPDDR2_MANUFACTURER_ELPIDA 3
  895. #define LPDDR2_MANUFACTURER_ETRON 4
  896. #define LPDDR2_MANUFACTURER_NANYA 5
  897. #define LPDDR2_MANUFACTURER_HYNIX 6
  898. #define LPDDR2_MANUFACTURER_MOSEL 7
  899. #define LPDDR2_MANUFACTURER_WINBOND 8
  900. #define LPDDR2_MANUFACTURER_ESMT 9
  901. #define LPDDR2_MANUFACTURER_SPANSION 11
  902. #define LPDDR2_MANUFACTURER_SST 12
  903. #define LPDDR2_MANUFACTURER_ZMOS 13
  904. #define LPDDR2_MANUFACTURER_INTEL 14
  905. #define LPDDR2_MANUFACTURER_NUMONYX 254
  906. #define LPDDR2_MANUFACTURER_MICRON 255
  907. /* MR8 register fields */
  908. #define MR8_TYPE_SHIFT 0x0
  909. #define MR8_TYPE_MASK 0x3
  910. #define MR8_DENSITY_SHIFT 0x2
  911. #define MR8_DENSITY_MASK (0xF << 0x2)
  912. #define MR8_IO_WIDTH_SHIFT 0x6
  913. #define MR8_IO_WIDTH_MASK (0x3 << 0x6)
  914. /* SDRAM TYPE */
  915. #define EMIF_SDRAM_TYPE_DDR2 0x2
  916. #define EMIF_SDRAM_TYPE_DDR3 0x3
  917. #define EMIF_SDRAM_TYPE_LPDDR2 0x4
  918. struct lpddr2_addressing {
  919. u8 num_banks;
  920. u8 t_REFI_us_x10;
  921. u8 row_sz[2]; /* One entry each for x32 and x16 */
  922. u8 col_sz[2]; /* One entry each for x32 and x16 */
  923. };
  924. /* Structure for timings from the DDR datasheet */
  925. struct lpddr2_ac_timings {
  926. u32 max_freq;
  927. u8 RL;
  928. u8 tRPab;
  929. u8 tRCD;
  930. u8 tWR;
  931. u8 tRASmin;
  932. u8 tRRD;
  933. u8 tWTRx2;
  934. u8 tXSR;
  935. u8 tXPx2;
  936. u8 tRFCab;
  937. u8 tRTPx2;
  938. u8 tCKE;
  939. u8 tCKESR;
  940. u8 tZQCS;
  941. u32 tZQCL;
  942. u32 tZQINIT;
  943. u8 tDQSCKMAXx2;
  944. u8 tRASmax;
  945. u8 tFAW;
  946. };
  947. /*
  948. * Min tCK values for some of the parameters:
  949. * If the calculated clock cycles for the respective parameter is
  950. * less than the corresponding min tCK value, we need to set the min
  951. * tCK value. This may happen at lower frequencies.
  952. */
  953. struct lpddr2_min_tck {
  954. u32 tRL;
  955. u32 tRP_AB;
  956. u32 tRCD;
  957. u32 tWR;
  958. u32 tRAS_MIN;
  959. u32 tRRD;
  960. u32 tWTR;
  961. u32 tXP;
  962. u32 tRTP;
  963. u8 tCKE;
  964. u32 tCKESR;
  965. u32 tFAW;
  966. };
  967. struct lpddr2_device_details {
  968. u8 type;
  969. u8 density;
  970. u8 io_width;
  971. u8 manufacturer;
  972. };
  973. struct lpddr2_device_timings {
  974. const struct lpddr2_ac_timings **ac_timings;
  975. const struct lpddr2_min_tck *min_tck;
  976. };
  977. /* Details of the devices connected to each chip-select of an EMIF instance */
  978. struct emif_device_details {
  979. const struct lpddr2_device_details *cs0_device_details;
  980. const struct lpddr2_device_details *cs1_device_details;
  981. const struct lpddr2_device_timings *cs0_device_timings;
  982. const struct lpddr2_device_timings *cs1_device_timings;
  983. };
  984. /*
  985. * Structure containing shadow of important registers in EMIF
  986. * The calculation function fills in this structure to be later used for
  987. * initialization and DVFS
  988. */
  989. struct emif_regs {
  990. u32 freq;
  991. u32 sdram_config_init;
  992. u32 sdram_config;
  993. u32 sdram_config2;
  994. u32 ref_ctrl;
  995. u32 sdram_tim1;
  996. u32 sdram_tim2;
  997. u32 sdram_tim3;
  998. u32 read_idle_ctrl;
  999. u32 zq_config;
  1000. u32 temp_alert_config;
  1001. u32 emif_ddr_phy_ctlr_1_init;
  1002. u32 emif_ddr_phy_ctlr_1;
  1003. u32 emif_ddr_ext_phy_ctrl_1;
  1004. u32 emif_ddr_ext_phy_ctrl_2;
  1005. u32 emif_ddr_ext_phy_ctrl_3;
  1006. u32 emif_ddr_ext_phy_ctrl_4;
  1007. u32 emif_ddr_ext_phy_ctrl_5;
  1008. u32 emif_rd_wr_lvl_rmp_win;
  1009. u32 emif_rd_wr_lvl_rmp_ctl;
  1010. u32 emif_rd_wr_lvl_ctl;
  1011. u32 emif_rd_wr_exec_thresh;
  1012. };
  1013. struct lpddr2_mr_regs {
  1014. s8 mr1;
  1015. s8 mr2;
  1016. s8 mr3;
  1017. s8 mr10;
  1018. s8 mr16;
  1019. };
  1020. /* assert macros */
  1021. #if defined(DEBUG)
  1022. #define emif_assert(c) ({ if (!(c)) for (;;); })
  1023. #else
  1024. #define emif_assert(c) ({ if (0) hang(); })
  1025. #endif
  1026. #ifdef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS
  1027. void emif_get_reg_dump(u32 emif_nr, const struct emif_regs **regs);
  1028. void emif_get_dmm_regs(const struct dmm_lisa_map_regs **dmm_lisa_regs);
  1029. #else
  1030. struct lpddr2_device_details *emif_get_device_details(u32 emif_nr, u8 cs,
  1031. struct lpddr2_device_details *lpddr2_dev_details);
  1032. void emif_get_device_timings(u32 emif_nr,
  1033. const struct lpddr2_device_timings **cs0_device_timings,
  1034. const struct lpddr2_device_timings **cs1_device_timings);
  1035. #endif
  1036. void do_ext_phy_settings(u32 base, const struct emif_regs *regs);
  1037. void get_lpddr2_mr_regs(const struct lpddr2_mr_regs **regs);
  1038. #ifndef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS
  1039. extern u32 *const T_num;
  1040. extern u32 *const T_den;
  1041. #endif
  1042. void config_data_eye_leveling_samples(u32 emif_base);
  1043. u32 emif_sdram_type(void);
  1044. #endif