trats.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553
  1. /*
  2. * Copyright (C) 2011 Samsung Electronics
  3. * Heungjun Kim <riverful.kim@samsung.com>
  4. * Kyungmin Park <kyungmin.park@samsung.com>
  5. * Donghwa Lee <dh09.lee@samsung.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <lcd.h>
  27. #include <asm/io.h>
  28. #include <asm/arch/cpu.h>
  29. #include <asm/arch/gpio.h>
  30. #include <asm/arch/mmc.h>
  31. #include <asm/arch/clock.h>
  32. #include <asm/arch/clk.h>
  33. #include <asm/arch/mipi_dsim.h>
  34. #include <asm/arch/watchdog.h>
  35. #include <asm/arch/power.h>
  36. #include <pmic.h>
  37. #include <usb/s3c_udc.h>
  38. #include <max8997_pmic.h>
  39. #include <libtizen.h>
  40. #include "setup.h"
  41. DECLARE_GLOBAL_DATA_PTR;
  42. unsigned int board_rev;
  43. #ifdef CONFIG_REVISION_TAG
  44. u32 get_board_rev(void)
  45. {
  46. return board_rev;
  47. }
  48. #endif
  49. static void check_hw_revision(void);
  50. static int hwrevision(int rev)
  51. {
  52. return (board_rev & 0xf) == rev;
  53. }
  54. struct s3c_plat_otg_data s5pc210_otg_data;
  55. int board_init(void)
  56. {
  57. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  58. check_hw_revision();
  59. printf("HW Revision:\t0x%x\n", board_rev);
  60. #if defined(CONFIG_PMIC)
  61. pmic_init();
  62. #endif
  63. return 0;
  64. }
  65. void i2c_init_board(void)
  66. {
  67. struct exynos4_gpio_part1 *gpio1 =
  68. (struct exynos4_gpio_part1 *)samsung_get_base_gpio_part1();
  69. struct exynos4_gpio_part2 *gpio2 =
  70. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  71. /* I2C_5 -> PMIC */
  72. s5p_gpio_direction_output(&gpio1->b, 7, 1);
  73. s5p_gpio_direction_output(&gpio1->b, 6, 1);
  74. /* I2C_9 -> FG */
  75. s5p_gpio_direction_output(&gpio2->y4, 0, 1);
  76. s5p_gpio_direction_output(&gpio2->y4, 1, 1);
  77. }
  78. int dram_init(void)
  79. {
  80. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE) +
  81. get_ram_size((long *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
  82. return 0;
  83. }
  84. void dram_init_banksize(void)
  85. {
  86. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  87. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  88. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  89. gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
  90. }
  91. static unsigned int get_hw_revision(void)
  92. {
  93. struct exynos4_gpio_part1 *gpio =
  94. (struct exynos4_gpio_part1 *)samsung_get_base_gpio_part1();
  95. int hwrev = 0;
  96. int i;
  97. /* hw_rev[3:0] == GPE1[3:0] */
  98. for (i = 0; i < 4; i++) {
  99. s5p_gpio_cfg_pin(&gpio->e1, i, GPIO_INPUT);
  100. s5p_gpio_set_pull(&gpio->e1, i, GPIO_PULL_NONE);
  101. }
  102. udelay(1);
  103. for (i = 0; i < 4; i++)
  104. hwrev |= (s5p_gpio_get_value(&gpio->e1, i) << i);
  105. debug("hwrev 0x%x\n", hwrev);
  106. return hwrev;
  107. }
  108. static void check_hw_revision(void)
  109. {
  110. int hwrev;
  111. hwrev = get_hw_revision();
  112. board_rev |= hwrev;
  113. }
  114. #ifdef CONFIG_DISPLAY_BOARDINFO
  115. int checkboard(void)
  116. {
  117. puts("Board:\tTRATS\n");
  118. return 0;
  119. }
  120. #endif
  121. #ifdef CONFIG_GENERIC_MMC
  122. int board_mmc_init(bd_t *bis)
  123. {
  124. struct exynos4_gpio_part2 *gpio =
  125. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  126. int i, err;
  127. /* eMMC_EN: SD_0_CDn: GPK0[2] Output High */
  128. s5p_gpio_direction_output(&gpio->k0, 2, 1);
  129. s5p_gpio_set_pull(&gpio->k0, 2, GPIO_PULL_NONE);
  130. /*
  131. * eMMC GPIO:
  132. * SDR 8-bit@48MHz at MMC0
  133. * GPK0[0] SD_0_CLK(2)
  134. * GPK0[1] SD_0_CMD(2)
  135. * GPK0[2] SD_0_CDn -> Not used
  136. * GPK0[3:6] SD_0_DATA[0:3](2)
  137. * GPK1[3:6] SD_0_DATA[0:3](3)
  138. *
  139. * DDR 4-bit@26MHz at MMC4
  140. * GPK0[0] SD_4_CLK(3)
  141. * GPK0[1] SD_4_CMD(3)
  142. * GPK0[2] SD_4_CDn -> Not used
  143. * GPK0[3:6] SD_4_DATA[0:3](3)
  144. * GPK1[3:6] SD_4_DATA[4:7](4)
  145. */
  146. for (i = 0; i < 7; i++) {
  147. if (i == 2)
  148. continue;
  149. /* GPK0[0:6] special function 2 */
  150. s5p_gpio_cfg_pin(&gpio->k0, i, 0x2);
  151. /* GPK0[0:6] pull disable */
  152. s5p_gpio_set_pull(&gpio->k0, i, GPIO_PULL_NONE);
  153. /* GPK0[0:6] drv 4x */
  154. s5p_gpio_set_drv(&gpio->k0, i, GPIO_DRV_4X);
  155. }
  156. for (i = 3; i < 7; i++) {
  157. /* GPK1[3:6] special function 3 */
  158. s5p_gpio_cfg_pin(&gpio->k1, i, 0x3);
  159. /* GPK1[3:6] pull disable */
  160. s5p_gpio_set_pull(&gpio->k1, i, GPIO_PULL_NONE);
  161. /* GPK1[3:6] drv 4x */
  162. s5p_gpio_set_drv(&gpio->k1, i, GPIO_DRV_4X);
  163. }
  164. /*
  165. * MMC device init
  166. * mmc0 : eMMC (8-bit buswidth)
  167. * mmc2 : SD card (4-bit buswidth)
  168. */
  169. err = s5p_mmc_init(0, 8);
  170. /* T-flash detect */
  171. s5p_gpio_cfg_pin(&gpio->x3, 4, 0xf);
  172. s5p_gpio_set_pull(&gpio->x3, 4, GPIO_PULL_UP);
  173. /*
  174. * Check the T-flash detect pin
  175. * GPX3[4] T-flash detect pin
  176. */
  177. if (!s5p_gpio_get_value(&gpio->x3, 4)) {
  178. /*
  179. * SD card GPIO:
  180. * GPK2[0] SD_2_CLK(2)
  181. * GPK2[1] SD_2_CMD(2)
  182. * GPK2[2] SD_2_CDn -> Not used
  183. * GPK2[3:6] SD_2_DATA[0:3](2)
  184. */
  185. for (i = 0; i < 7; i++) {
  186. if (i == 2)
  187. continue;
  188. /* GPK2[0:6] special function 2 */
  189. s5p_gpio_cfg_pin(&gpio->k2, i, 0x2);
  190. /* GPK2[0:6] pull disable */
  191. s5p_gpio_set_pull(&gpio->k2, i, GPIO_PULL_NONE);
  192. /* GPK2[0:6] drv 4x */
  193. s5p_gpio_set_drv(&gpio->k2, i, GPIO_DRV_4X);
  194. }
  195. err = s5p_mmc_init(2, 4);
  196. }
  197. return err;
  198. }
  199. #endif
  200. #ifdef CONFIG_USB_GADGET
  201. static int s5pc210_phy_control(int on)
  202. {
  203. int ret = 0;
  204. u32 val = 0;
  205. struct pmic *p = get_pmic();
  206. if (pmic_probe(p))
  207. return -1;
  208. if (on) {
  209. ret |= pmic_set_output(p, MAX8997_REG_SAFEOUTCTRL,
  210. ENSAFEOUT1, LDO_ON);
  211. ret |= pmic_reg_read(p, MAX8997_REG_LDO3CTRL, &val);
  212. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, EN_LDO | val);
  213. ret |= pmic_reg_read(p, MAX8997_REG_LDO8CTRL, &val);
  214. ret |= pmic_reg_write(p, MAX8997_REG_LDO8CTRL, EN_LDO | val);
  215. } else {
  216. ret |= pmic_reg_read(p, MAX8997_REG_LDO8CTRL, &val);
  217. ret |= pmic_reg_write(p, MAX8997_REG_LDO8CTRL, DIS_LDO | val);
  218. ret |= pmic_reg_read(p, MAX8997_REG_LDO3CTRL, &val);
  219. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, DIS_LDO | val);
  220. ret |= pmic_set_output(p, MAX8997_REG_SAFEOUTCTRL,
  221. ENSAFEOUT1, LDO_OFF);
  222. }
  223. if (ret) {
  224. puts("MAX8997 LDO setting error!\n");
  225. return -1;
  226. }
  227. return 0;
  228. }
  229. struct s3c_plat_otg_data s5pc210_otg_data = {
  230. .phy_control = s5pc210_phy_control,
  231. .regs_phy = EXYNOS4_USBPHY_BASE,
  232. .regs_otg = EXYNOS4_USBOTG_BASE,
  233. .usb_phy_ctrl = EXYNOS4_USBPHY_CONTROL,
  234. .usb_flags = PHY0_SLEEP,
  235. };
  236. void board_usb_init(void)
  237. {
  238. debug("USB_udc_probe\n");
  239. s3c_udc_probe(&s5pc210_otg_data);
  240. }
  241. #endif
  242. static void pmic_reset(void)
  243. {
  244. struct exynos4_gpio_part2 *gpio =
  245. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  246. s5p_gpio_direction_output(&gpio->x0, 7, 1);
  247. s5p_gpio_set_pull(&gpio->x2, 7, GPIO_PULL_NONE);
  248. }
  249. static void board_clock_init(void)
  250. {
  251. struct exynos4_clock *clk =
  252. (struct exynos4_clock *)samsung_get_base_clock();
  253. writel(CLK_SRC_CPU_VAL, (unsigned int)&clk->src_cpu);
  254. writel(CLK_SRC_TOP0_VAL, (unsigned int)&clk->src_top0);
  255. writel(CLK_SRC_FSYS_VAL, (unsigned int)&clk->src_fsys);
  256. writel(CLK_SRC_PERIL0_VAL, (unsigned int)&clk->src_peril0);
  257. writel(CLK_DIV_CPU0_VAL, (unsigned int)&clk->div_cpu0);
  258. writel(CLK_DIV_CPU1_VAL, (unsigned int)&clk->div_cpu1);
  259. writel(CLK_DIV_DMC0_VAL, (unsigned int)&clk->div_dmc0);
  260. writel(CLK_DIV_DMC1_VAL, (unsigned int)&clk->div_dmc1);
  261. writel(CLK_DIV_LEFTBUS_VAL, (unsigned int)&clk->div_leftbus);
  262. writel(CLK_DIV_RIGHTBUS_VAL, (unsigned int)&clk->div_rightbus);
  263. writel(CLK_DIV_TOP_VAL, (unsigned int)&clk->div_top);
  264. writel(CLK_DIV_FSYS1_VAL, (unsigned int)&clk->div_fsys1);
  265. writel(CLK_DIV_FSYS2_VAL, (unsigned int)&clk->div_fsys2);
  266. writel(CLK_DIV_FSYS3_VAL, (unsigned int)&clk->div_fsys3);
  267. writel(CLK_DIV_PERIL0_VAL, (unsigned int)&clk->div_peril0);
  268. writel(CLK_DIV_PERIL3_VAL, (unsigned int)&clk->div_peril3);
  269. writel(PLL_LOCKTIME, (unsigned int)&clk->apll_lock);
  270. writel(PLL_LOCKTIME, (unsigned int)&clk->mpll_lock);
  271. writel(PLL_LOCKTIME, (unsigned int)&clk->epll_lock);
  272. writel(PLL_LOCKTIME, (unsigned int)&clk->vpll_lock);
  273. writel(APLL_CON1_VAL, (unsigned int)&clk->apll_con1);
  274. writel(APLL_CON0_VAL, (unsigned int)&clk->apll_con0);
  275. writel(MPLL_CON1_VAL, (unsigned int)&clk->mpll_con1);
  276. writel(MPLL_CON0_VAL, (unsigned int)&clk->mpll_con0);
  277. writel(EPLL_CON1_VAL, (unsigned int)&clk->epll_con1);
  278. writel(EPLL_CON0_VAL, (unsigned int)&clk->epll_con0);
  279. writel(VPLL_CON1_VAL, (unsigned int)&clk->vpll_con1);
  280. writel(VPLL_CON0_VAL, (unsigned int)&clk->vpll_con0);
  281. writel(CLK_GATE_IP_CAM_VAL, (unsigned int)&clk->gate_ip_cam);
  282. writel(CLK_GATE_IP_VP_VAL, (unsigned int)&clk->gate_ip_tv);
  283. writel(CLK_GATE_IP_MFC_VAL, (unsigned int)&clk->gate_ip_mfc);
  284. writel(CLK_GATE_IP_G3D_VAL, (unsigned int)&clk->gate_ip_g3d);
  285. writel(CLK_GATE_IP_IMAGE_VAL, (unsigned int)&clk->gate_ip_image);
  286. writel(CLK_GATE_IP_LCD0_VAL, (unsigned int)&clk->gate_ip_lcd0);
  287. writel(CLK_GATE_IP_LCD1_VAL, (unsigned int)&clk->gate_ip_lcd1);
  288. writel(CLK_GATE_IP_FSYS_VAL, (unsigned int)&clk->gate_ip_fsys);
  289. writel(CLK_GATE_IP_GPS_VAL, (unsigned int)&clk->gate_ip_gps);
  290. writel(CLK_GATE_IP_PERIL_VAL, (unsigned int)&clk->gate_ip_peril);
  291. writel(CLK_GATE_IP_PERIR_VAL, (unsigned int)&clk->gate_ip_perir);
  292. writel(CLK_GATE_BLOCK_VAL, (unsigned int)&clk->gate_block);
  293. }
  294. static void board_power_init(void)
  295. {
  296. struct exynos4_power *pwr =
  297. (struct exynos4_power *)samsung_get_base_power();
  298. /* PS HOLD */
  299. writel(EXYNOS4_PS_HOLD_CON_VAL, (unsigned int)&pwr->ps_hold_control);
  300. /* Set power down */
  301. writel(0, (unsigned int)&pwr->cam_configuration);
  302. writel(0, (unsigned int)&pwr->tv_configuration);
  303. writel(0, (unsigned int)&pwr->mfc_configuration);
  304. writel(0, (unsigned int)&pwr->g3d_configuration);
  305. writel(0, (unsigned int)&pwr->lcd1_configuration);
  306. writel(0, (unsigned int)&pwr->gps_configuration);
  307. writel(0, (unsigned int)&pwr->gps_alive_configuration);
  308. }
  309. static void board_uart_init(void)
  310. {
  311. struct exynos4_gpio_part1 *gpio1 =
  312. (struct exynos4_gpio_part1 *)samsung_get_base_gpio_part1();
  313. struct exynos4_gpio_part2 *gpio2 =
  314. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  315. int i;
  316. /*
  317. * UART2 GPIOs
  318. * GPA1CON[0] = UART_2_RXD(2)
  319. * GPA1CON[1] = UART_2_TXD(2)
  320. * GPA1CON[2] = I2C_3_SDA (3)
  321. * GPA1CON[3] = I2C_3_SCL (3)
  322. */
  323. for (i = 0; i < 4; i++) {
  324. s5p_gpio_set_pull(&gpio1->a1, i, GPIO_PULL_NONE);
  325. s5p_gpio_cfg_pin(&gpio1->a1, i, GPIO_FUNC((i > 1) ? 0x3 : 0x2));
  326. }
  327. /* UART_SEL GPY4[7] (part2) at EXYNOS4 */
  328. s5p_gpio_set_pull(&gpio2->y4, 7, GPIO_PULL_UP);
  329. s5p_gpio_direction_output(&gpio2->y4, 7, 1);
  330. }
  331. int board_early_init_f(void)
  332. {
  333. wdt_stop();
  334. pmic_reset();
  335. board_clock_init();
  336. board_uart_init();
  337. board_power_init();
  338. return 0;
  339. }
  340. static void lcd_reset(void)
  341. {
  342. struct exynos4_gpio_part2 *gpio2 =
  343. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  344. s5p_gpio_direction_output(&gpio2->y4, 5, 1);
  345. udelay(10000);
  346. s5p_gpio_direction_output(&gpio2->y4, 5, 0);
  347. udelay(10000);
  348. s5p_gpio_direction_output(&gpio2->y4, 5, 1);
  349. }
  350. static int lcd_power(void)
  351. {
  352. int ret = 0;
  353. struct pmic *p = get_pmic();
  354. if (pmic_probe(p))
  355. return 0;
  356. /* LDO15 voltage: 2.2v */
  357. ret |= pmic_reg_write(p, MAX8997_REG_LDO15CTRL, 0x1c | EN_LDO);
  358. /* LDO13 voltage: 3.0v */
  359. ret |= pmic_reg_write(p, MAX8997_REG_LDO13CTRL, 0x2c | EN_LDO);
  360. if (ret) {
  361. puts("MAX8997 LDO setting error!\n");
  362. return -1;
  363. }
  364. return 0;
  365. }
  366. static struct mipi_dsim_config dsim_config = {
  367. .e_interface = DSIM_VIDEO,
  368. .e_virtual_ch = DSIM_VIRTUAL_CH_0,
  369. .e_pixel_format = DSIM_24BPP_888,
  370. .e_burst_mode = DSIM_BURST_SYNC_EVENT,
  371. .e_no_data_lane = DSIM_DATA_LANE_4,
  372. .e_byte_clk = DSIM_PLL_OUT_DIV8,
  373. .hfp = 1,
  374. .p = 3,
  375. .m = 120,
  376. .s = 1,
  377. /* D-PHY PLL stable time spec :min = 200usec ~ max 400usec */
  378. .pll_stable_time = 500,
  379. /* escape clk : 10MHz */
  380. .esc_clk = 20 * 1000000,
  381. /* stop state holding counter after bta change count 0 ~ 0xfff */
  382. .stop_holding_cnt = 0x7ff,
  383. /* bta timeout 0 ~ 0xff */
  384. .bta_timeout = 0xff,
  385. /* lp rx timeout 0 ~ 0xffff */
  386. .rx_timeout = 0xffff,
  387. };
  388. static struct exynos_platform_mipi_dsim s6e8ax0_platform_data = {
  389. .lcd_panel_info = NULL,
  390. .dsim_config = &dsim_config,
  391. };
  392. static struct mipi_dsim_lcd_device mipi_lcd_device = {
  393. .name = "s6e8ax0",
  394. .id = -1,
  395. .bus_id = 0,
  396. .platform_data = (void *)&s6e8ax0_platform_data,
  397. };
  398. static int mipi_power(void)
  399. {
  400. int ret = 0;
  401. struct pmic *p = get_pmic();
  402. if (pmic_probe(p))
  403. return 0;
  404. /* LDO3 voltage: 1.1v */
  405. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, 0x6 | EN_LDO);
  406. /* LDO4 voltage: 1.8v */
  407. ret |= pmic_reg_write(p, MAX8997_REG_LDO4CTRL, 0x14 | EN_LDO);
  408. if (ret) {
  409. puts("MAX8997 LDO setting error!\n");
  410. return -1;
  411. }
  412. return 0;
  413. }
  414. vidinfo_t panel_info = {
  415. .vl_freq = 60,
  416. .vl_col = 720,
  417. .vl_row = 1280,
  418. .vl_width = 720,
  419. .vl_height = 1280,
  420. .vl_clkp = CONFIG_SYS_HIGH,
  421. .vl_hsp = CONFIG_SYS_LOW,
  422. .vl_vsp = CONFIG_SYS_LOW,
  423. .vl_dp = CONFIG_SYS_LOW,
  424. .vl_bpix = 5, /* Bits per pixel, 2^5 = 32 */
  425. /* s6e8ax0 Panel infomation */
  426. .vl_hspw = 5,
  427. .vl_hbpd = 10,
  428. .vl_hfpd = 10,
  429. .vl_vspw = 2,
  430. .vl_vbpd = 1,
  431. .vl_vfpd = 13,
  432. .vl_cmd_allow_len = 0xf,
  433. .win_id = 3,
  434. .cfg_gpio = NULL,
  435. .backlight_on = NULL,
  436. .lcd_power_on = NULL, /* lcd_power_on in mipi dsi driver */
  437. .reset_lcd = lcd_reset,
  438. .dual_lcd_enabled = 0,
  439. .init_delay = 0,
  440. .power_on_delay = 0,
  441. .reset_delay = 0,
  442. .interface_mode = FIMD_RGB_INTERFACE,
  443. .mipi_enabled = 1,
  444. };
  445. void init_panel_info(vidinfo_t *vid)
  446. {
  447. vid->logo_on = 1,
  448. vid->resolution = HD_RESOLUTION,
  449. vid->rgb_mode = MODE_RGB_P,
  450. #ifdef CONFIG_TIZEN
  451. get_tizen_logo_info(vid);
  452. #endif
  453. if (hwrevision(2))
  454. mipi_lcd_device.reverse_panel = 1;
  455. strcpy(s6e8ax0_platform_data.lcd_panel_name, mipi_lcd_device.name);
  456. s6e8ax0_platform_data.lcd_power = lcd_power;
  457. s6e8ax0_platform_data.mipi_power = mipi_power;
  458. s6e8ax0_platform_data.phy_enable = set_mipi_phy_ctrl;
  459. s6e8ax0_platform_data.lcd_panel_info = (void *)vid;
  460. exynos_mipi_dsi_register_lcd_device(&mipi_lcd_device);
  461. s6e8ax0_init();
  462. exynos_set_dsim_platform_data(&s6e8ax0_platform_data);
  463. setenv("lcdinfo", "lcd=s6e8ax0");
  464. }