pxa255_idp.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372
  1. /*
  2. * (C) Copyright 2002
  3. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  4. *
  5. * (C) Copyright 2002
  6. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  7. * Marius Groeger <mgroeger@sysgo.de>
  8. *
  9. * Copied from lubbock.h
  10. *
  11. * (C) Copyright 2004
  12. * BEC Systems <http://bec-systems.com>
  13. * Cliff Brake <cliff.brake@gmail.com>
  14. * Configuation settings for the Accelent/Vibren PXA255 IDP
  15. *
  16. * See file CREDITS for list of people who contributed to this
  17. * project.
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License as
  21. * published by the Free Software Foundation; either version 2 of
  22. * the License, or (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  32. * MA 02111-1307 USA
  33. */
  34. #ifndef __CONFIG_H
  35. #define __CONFIG_H
  36. #include <asm/arch/pxa-regs.h>
  37. /*
  38. * If we are developing, we might want to start U-Boot from RAM
  39. * so we MUST NOT initialize critical regs like mem-timing ...
  40. */
  41. #undef CONFIG_SKIP_LOWLEVEL_INIT /* define for developing */
  42. #undef CONFIG_SKIP_RELOCATE_UBOOT /* define for developing */
  43. #define CONFIG_SYS_TEXT_BASE 0x0
  44. /*
  45. * define the following to enable debug blinks. A debug blink function
  46. * must be defined in memsetup.S
  47. */
  48. #undef DEBUG_BLINK_ENABLE
  49. #undef DEBUG_BLINKC_ENABLE
  50. /*
  51. * High Level Configuration Options
  52. * (easy to change)
  53. */
  54. #define CONFIG_PXA250 1 /* This is an PXA250 CPU */
  55. #undef CONFIG_LCD
  56. #ifdef CONFIG_LCD
  57. #define CONFIG_SHARP_LM8V31
  58. #endif
  59. #define CONFIG_MMC 1
  60. #define CONFIG_DOS_PARTITION 1
  61. #define BOARD_LATE_INIT 1
  62. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  63. /* we will never enable dcache, because we have to setup MMU first */
  64. #define CONFIG_SYS_NO_DCACHE
  65. /*
  66. * Size of malloc() pool
  67. */
  68. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
  69. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  70. /*
  71. * PXA250 IDP memory map information
  72. */
  73. #define IDP_CS5_ETH_OFFSET 0x03400000
  74. /*
  75. * Hardware drivers
  76. */
  77. #define CONFIG_NET_MULTI
  78. #define CONFIG_SMC91111
  79. #define CONFIG_SMC91111_BASE (PXA_CS5_PHYS + IDP_CS5_ETH_OFFSET + 0x300)
  80. #define CONFIG_SMC_USE_32_BIT 1
  81. /* #define CONFIG_SMC_USE_IOFUNCS */
  82. /* the following has to be set high -- suspect something is wrong with
  83. * with the tftp timeout routines. FIXME!!!
  84. */
  85. #define CONFIG_NET_RETRY_COUNT 100
  86. /*
  87. * select serial console configuration
  88. */
  89. #define CONFIG_PXA_SERIAL
  90. #define CONFIG_FFUART 1 /* we use FFUART on LUBBOCK */
  91. /* allow to overwrite serial and ethaddr */
  92. #define CONFIG_ENV_OVERWRITE
  93. #define CONFIG_BAUDRATE 115200
  94. /*
  95. * BOOTP options
  96. */
  97. #define CONFIG_BOOTP_BOOTFILESIZE
  98. #define CONFIG_BOOTP_BOOTPATH
  99. #define CONFIG_BOOTP_GATEWAY
  100. #define CONFIG_BOOTP_HOSTNAME
  101. /*
  102. * Command line configuration.
  103. */
  104. #include <config_cmd_default.h>
  105. #define CONFIG_CMD_FAT
  106. #define CONFIG_CMD_DHCP
  107. #define CONFIG_BOOTDELAY 3
  108. #define CONFIG_BOOTCOMMAND "bootm 40000"
  109. #define CONFIG_BOOTARGS "root=/dev/mtdblock2 rootfstype=cramfs console=ttyS0,115200"
  110. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  111. #define CONFIG_SETUP_MEMORY_TAGS 1
  112. /* #define CONFIG_INITRD_TAG 1 */
  113. /*
  114. * Current memory map for Vibren supplied Linux images:
  115. *
  116. * Flash:
  117. * 0 - 0x3ffff (size = 0x40000): bootloader
  118. * 0x40000 - 0x13ffff (size = 0x100000): kernel
  119. * 0x140000 - 0x1f3ffff (size = 0x1e00000): jffs
  120. *
  121. * RAM:
  122. * 0xa0008000 - kernel is loaded
  123. * 0xa3000000 - Uboot runs (48MB into RAM)
  124. *
  125. */
  126. #define CONFIG_EXTRA_ENV_SETTINGS \
  127. "prog_boot_mmc=" \
  128. "mw.b 0xa0000000 0xff 0x40000; " \
  129. "if mmcinit && " \
  130. "fatload mmc 0 0xa0000000 u-boot.bin; " \
  131. "then " \
  132. "protect off 0x0 0x3ffff; " \
  133. "erase 0x0 0x3ffff; " \
  134. "cp.b 0xa0000000 0x0 0x40000; " \
  135. "reset;" \
  136. "fi\0" \
  137. "prog_uzImage_mmc=" \
  138. "mw.b 0xa0000000 0xff 0x100000; " \
  139. "if mmcinit && " \
  140. "fatload mmc 0 0xa0000000 uzImage; " \
  141. "then " \
  142. "protect off 0x40000 0xfffff; " \
  143. "erase 0x40000 0xfffff; " \
  144. "cp.b 0xa0000000 0x40000 0x100000; " \
  145. "fi\0" \
  146. "prog_jffs_mmc=" \
  147. "mw.b 0xa0000000 0xff 0x1e00000; " \
  148. "if mmcinit && " \
  149. "fatload mmc 0 0xa0000000 root.jffs; " \
  150. "then " \
  151. "protect off 0x140000 0x1f3ffff; " \
  152. "erase 0x140000 0x1f3ffff; " \
  153. "cp.b 0xa0000000 0x140000 0x1e00000; " \
  154. "fi\0" \
  155. "boot_mmc=" \
  156. "if mmcinit && " \
  157. "fatload mmc 0 0xa1000000 uzImage && " \
  158. "then " \
  159. "bootm 0xa1000000; " \
  160. "fi\0" \
  161. "prog_boot_net=" \
  162. "mw.b 0xa0000000 0xff 0x100000; " \
  163. "if bootp 0xa0000000 u-boot.bin; " \
  164. "then " \
  165. "protect off 0x0 0x3ffff; " \
  166. "erase 0x0 0x3ffff; " \
  167. "cp.b 0xa0000000 0x0 0x40000; " \
  168. "reset; " \
  169. "fi\0" \
  170. "prog_uzImage_net=" \
  171. "mw.b 0xa0000000 0xff 0x100000; " \
  172. "if bootp 0xa0000000 uzImage; " \
  173. "then " \
  174. "protect off 0x40000 0xfffff; " \
  175. "erase 0x40000 0xfffff; " \
  176. "cp.b 0xa0000000 0x40000 0x100000; " \
  177. "fi\0" \
  178. "prog_jffs_net=" \
  179. "mw.b 0xa0000000 0xff 0x1e00000; " \
  180. "if bootp 0xa0000000 root.jffs; " \
  181. "then " \
  182. "protect off 0x140000 0x1f3ffff; " \
  183. "erase 0x140000 0x1f3ffff; " \
  184. "cp.b 0xa0000000 0x140000 0x1e00000; " \
  185. "fi\0"
  186. /* "erase_env=" */
  187. /* "protect off" */
  188. #if defined(CONFIG_CMD_KGDB)
  189. #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */
  190. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  191. #endif
  192. /*
  193. * Miscellaneous configurable options
  194. */
  195. #define CONFIG_SYS_HUSH_PARSER 1
  196. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  197. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  198. #ifdef CONFIG_SYS_HUSH_PARSER
  199. #define CONFIG_SYS_PROMPT "$ " /* Monitor Command Prompt */
  200. #else
  201. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  202. #endif
  203. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  204. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  205. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  206. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  207. #define CONFIG_SYS_DEVICE_NULLDEV 1
  208. #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
  209. #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
  210. #define CONFIG_SYS_LOAD_ADDR 0xa0800000 /* default load address */
  211. #define CONFIG_SYS_HZ 1000
  212. #define CONFIG_SYS_CPUSPEED 0x161 /* set core clock to 400/200/100 MHz */
  213. #define RTC 1 /* enable 32KHz osc */
  214. /* valid baudrates */
  215. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  216. #ifdef CONFIG_MMC
  217. #define CONFIG_PXA_MMC
  218. #define CONFIG_CMD_MMC
  219. #define CONFIG_SYS_MMC_BASE 0xF0000000
  220. #endif
  221. /*
  222. * Stack sizes
  223. *
  224. * The stack sizes are set up in start.S using the settings below
  225. */
  226. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  227. #ifdef CONFIG_USE_IRQ
  228. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  229. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  230. #endif
  231. /*
  232. * Physical Memory Map
  233. */
  234. #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
  235. #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
  236. #define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
  237. #define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
  238. #define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
  239. #define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
  240. #define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
  241. #define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
  242. #define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
  243. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  244. #define PHYS_FLASH_2 0x04000000 /* Flash Bank #2 */
  245. #define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
  246. #define PHYS_FLASH_BANK_SIZE 0x02000000 /* 32 MB Banks */
  247. #define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */
  248. #define CONFIG_SYS_DRAM_BASE 0xa0000000
  249. #define CONFIG_SYS_DRAM_SIZE 0x04000000
  250. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  251. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  252. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_GBL_DATA_SIZE + PHYS_SDRAM_1)
  253. /*
  254. * GPIO settings
  255. */
  256. #define CONFIG_SYS_GAFR0_L_VAL 0x80001005
  257. #define CONFIG_SYS_GAFR0_U_VAL 0xa5128012
  258. #define CONFIG_SYS_GAFR1_L_VAL 0x699a9558
  259. #define CONFIG_SYS_GAFR1_U_VAL 0xaaa5aa6a
  260. #define CONFIG_SYS_GAFR2_L_VAL 0xaaaaaaaa
  261. #define CONFIG_SYS_GAFR2_U_VAL 0x2
  262. #define CONFIG_SYS_GPCR0_VAL 0x1800400
  263. #define CONFIG_SYS_GPCR1_VAL 0x0
  264. #define CONFIG_SYS_GPCR2_VAL 0x0
  265. #define CONFIG_SYS_GPDR0_VAL 0xc1818440
  266. #define CONFIG_SYS_GPDR1_VAL 0xfcffab82
  267. #define CONFIG_SYS_GPDR2_VAL 0x1ffff
  268. #define CONFIG_SYS_GPSR0_VAL 0x8000
  269. #define CONFIG_SYS_GPSR1_VAL 0x3f0002
  270. #define CONFIG_SYS_GPSR2_VAL 0x1c000
  271. #define CONFIG_SYS_PSSR_VAL 0x20
  272. #define CONFIG_SYS_CCCR CCCR_L27|CCCR_M2|CCCR_N10
  273. #define CONFIG_SYS_CKEN 0x0
  274. /*
  275. * Memory settings
  276. */
  277. #define CONFIG_SYS_MSC0_VAL 0x29DCA4D2
  278. #define CONFIG_SYS_MSC1_VAL 0x43AC494C
  279. #define CONFIG_SYS_MSC2_VAL 0x39D449D4
  280. #define CONFIG_SYS_MDCNFG_VAL 0x090009C9
  281. #define CONFIG_SYS_MDREFR_VAL 0x0085C017
  282. #define CONFIG_SYS_MDMRS_VAL 0x00220022
  283. #define CONFIG_SYS_FLYCNFG_VAL 0x00000000
  284. #define CONFIG_SYS_SXCNFG_VAL 0x00000000
  285. /*
  286. * PCMCIA and CF Interfaces
  287. */
  288. #define CONFIG_SYS_MECR_VAL 0x00000003
  289. #define CONFIG_SYS_MCMEM0_VAL 0x00014405
  290. #define CONFIG_SYS_MCMEM1_VAL 0x00014405
  291. #define CONFIG_SYS_MCATT0_VAL 0x00014405
  292. #define CONFIG_SYS_MCATT1_VAL 0x00014405
  293. #define CONFIG_SYS_MCIO0_VAL 0x00014405
  294. #define CONFIG_SYS_MCIO1_VAL 0x00014405
  295. /*
  296. * FLASH and environment organization
  297. */
  298. #define CONFIG_SYS_FLASH_CFI
  299. #define CONFIG_FLASH_CFI_DRIVER 1
  300. #define CONFIG_SYS_MONITOR_BASE 0
  301. #define CONFIG_SYS_MONITOR_LEN PHYS_FLASH_SECT_SIZE
  302. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  303. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  304. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  305. /* timeout values are in ticks */
  306. #define CONFIG_SYS_FLASH_ERASE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
  307. #define CONFIG_SYS_FLASH_WRITE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Write */
  308. /* put cfg at end of flash for now */
  309. #define CONFIG_ENV_IS_IN_FLASH 1
  310. /* Addr of Environment Sector */
  311. #define CONFIG_ENV_ADDR (PHYS_FLASH_1 + PHYS_FLASH_SIZE - 0x40000)
  312. #define CONFIG_ENV_SIZE PHYS_FLASH_SECT_SIZE /* Total Size of Environment Sector */
  313. #define CONFIG_ENV_SECT_SIZE (PHYS_FLASH_SECT_SIZE / 16)
  314. #endif /* __CONFIG_H */