vme8349.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622
  1. /*
  2. * esd vme8349 U-Boot configuration file
  3. * Copyright (c) 2008, 2009 esd gmbh Hannover Germany
  4. *
  5. * (C) Copyright 2006
  6. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  7. *
  8. * reinhard.arlt@esd-electronics.de
  9. * Based on the MPC8349EMDS config.
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. /*
  30. * vme8349 board configuration file.
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /*
  35. * Top level Makefile configuration choices
  36. */
  37. #ifdef CONFIG_MK_caddy2
  38. #define VME_CADDY2
  39. #endif
  40. /*
  41. * High Level Configuration Options
  42. */
  43. #define CONFIG_E300 1 /* E300 Family */
  44. #define CONFIG_MPC83xx 1 /* MPC83xx family */
  45. #define CONFIG_MPC834x 1 /* MPC834x family */
  46. #define CONFIG_MPC8349 1 /* MPC8349 specific */
  47. #define CONFIG_VME8349 1 /* ESD VME8349 board specific */
  48. #define CONFIG_MISC_INIT_R
  49. #define CONFIG_PCI
  50. /* Don't enable PCI2 on vme834x - it doesn't exist physically. */
  51. #undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */
  52. #define PCI_66M
  53. #ifdef PCI_66M
  54. #define CONFIG_83XX_CLKIN 66000000 /* in Hz */
  55. #else
  56. #define CONFIG_83XX_CLKIN 33000000 /* in Hz */
  57. #endif
  58. #ifndef CONFIG_SYS_CLK_FREQ
  59. #ifdef PCI_66M
  60. #define CONFIG_SYS_CLK_FREQ 66000000
  61. #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
  62. #else
  63. #define CONFIG_SYS_CLK_FREQ 33000000
  64. #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
  65. #endif
  66. #endif
  67. #define CONFIG_SYS_IMMR 0xE0000000
  68. #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
  69. #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
  70. #define CONFIG_SYS_MEMTEST_END 0x00100000
  71. /*
  72. * DDR Setup
  73. */
  74. #define CONFIG_DDR_ECC /* only for ECC DDR module */
  75. #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
  76. #define CONFIG_SPD_EEPROM
  77. #define SPD_EEPROM_ADDRESS 0x54
  78. #define CONFIG_SYS_READ_SPD vme8349_read_spd
  79. #define CONFIG_SYS_83XX_DDR_USES_CS0 /* esd; Fsl board uses CS2/CS3 */
  80. /*
  81. * 32-bit data path mode.
  82. *
  83. * Please note that using this mode for devices with the real density of 64-bit
  84. * effectively reduces the amount of available memory due to the effect of
  85. * wrapping around while translating address to row/columns, for example in the
  86. * 256MB module the upper 128MB get aliased with contents of the lower
  87. * 128MB); normally this define should be used for devices with real 32-bit
  88. * data path.
  89. */
  90. #undef CONFIG_DDR_32BIT
  91. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is sys memory*/
  92. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  93. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  94. #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
  95. DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
  96. #define CONFIG_DDR_2T_TIMING
  97. #define CONFIG_SYS_DDRCDR 0x80080001
  98. /*
  99. * FLASH on the Local Bus
  100. */
  101. #define CONFIG_SYS_FLASH_CFI
  102. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  103. #ifdef VME_CADDY2
  104. #define CONFIG_SYS_FLASH_BASE 0xffc00000 /* start of FLASH */
  105. #define CONFIG_SYS_FLASH_SIZE 4 /* flash size in MB */
  106. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \
  107. (2 << BR_PS_SHIFT) | /* 32bit */ \
  108. BR_V) /* valid */
  109. #define CONFIG_SYS_OR0_PRELIM 0xffc06ff7 /* 4 MB flash size */
  110. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
  111. #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000015 /* 4 MB window size */
  112. #else
  113. #define CONFIG_SYS_FLASH_BASE 0xf8000000 /* start of FLASH */
  114. #define CONFIG_SYS_FLASH_SIZE 128 /* flash size in MB */
  115. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \
  116. (2 << BR_PS_SHIFT) | /* 32bit */ \
  117. BR_V) /* valid */
  118. #define CONFIG_SYS_OR0_PRELIM 0xf8006ff7 /* 128 MB flash size */
  119. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
  120. #define CONFIG_SYS_LBLAWAR0_PRELIM 0x8000001a /* 128 MB window size */
  121. #endif
  122. /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
  123. #define CONFIG_SYS_BR1_PRELIM (0xf0000000 | 0x00001801)
  124. #define CONFIG_SYS_OR1_PRELIM (0xfffc0008 | 0x00000200)
  125. #define CONFIG_SYS_LBLAWBAR1_PRELIM 0xf0000000
  126. #define CONFIG_SYS_LBLAWAR1_PRELIM (0x80000000 | 0x00000011)
  127. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  128. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device*/
  129. #undef CONFIG_SYS_FLASH_CHECKSUM
  130. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase TO (ms) */
  131. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write TO (ms) */
  132. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  133. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  134. #define CONFIG_SYS_RAMBOOT
  135. #else
  136. #undef CONFIG_SYS_RAMBOOT
  137. #endif
  138. #define CONFIG_SYS_INIT_RAM_LOCK 1
  139. #define CONFIG_SYS_INIT_RAM_ADDR 0xF7000000 /* Initial RAM addr */
  140. #define CONFIG_SYS_INIT_RAM_END 0x1000 /* size */
  141. #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* size init data */
  142. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - \
  143. CONFIG_SYS_GBL_DATA_SIZE)
  144. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  145. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB */
  146. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Malloc size */
  147. /*
  148. * Local Bus LCRR and LBCR regs
  149. * LCRR: no DLL bypass, Clock divider is 4
  150. * External Local Bus rate is
  151. * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
  152. */
  153. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
  154. #define CONFIG_SYS_LBC_LBCR 0x00000000
  155. #undef CONFIG_SYS_LB_SDRAM /* if board has SDRAM on local bus */
  156. /*
  157. * Serial Port
  158. */
  159. #define CONFIG_CONS_INDEX 1
  160. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  161. #define CONFIG_SYS_NS16550
  162. #define CONFIG_SYS_NS16550_SERIAL
  163. #define CONFIG_SYS_NS16550_REG_SIZE 1
  164. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  165. #define CONFIG_SYS_BAUDRATE_TABLE \
  166. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  167. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
  168. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
  169. #define CONFIG_CMDLINE_EDITING /* add command line history */
  170. /* Use the HUSH parser */
  171. #define CONFIG_SYS_HUSH_PARSER
  172. #ifdef CONFIG_SYS_HUSH_PARSER
  173. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  174. #endif
  175. /* pass open firmware flat tree */
  176. #define CONFIG_OF_LIBFDT
  177. #define CONFIG_OF_BOARD_SETUP
  178. #define CONFIG_OF_STDOUT_VIA_ALIAS
  179. /* I2C */
  180. #define CONFIG_I2C_MULTI_BUS
  181. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  182. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  183. #define CONFIG_FSL_I2C
  184. #define CONFIG_I2C_CMD_TREE
  185. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  186. #define CONFIG_SYS_I2C_SLAVE 0x7F
  187. #define CONFIG_SYS_I2C_NOPROBES {{0, 0x69}} /* Don't probe these addrs */
  188. #define CONFIG_SYS_I2C1_OFFSET 0x3000
  189. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  190. #define CONFIG_SYS_I2C_OFFSET CONFIG_SYS_I2C1_OFFSET
  191. /* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SYS_SPD_BUS_NUM... */
  192. #define CONFIG_SYS_I2C_8574_ADDR2 0x20 /* I2C1, PCF8574 */
  193. /* TSEC */
  194. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  195. #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
  196. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  197. #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
  198. /*
  199. * General PCI
  200. * Addresses are mapped 1-1.
  201. */
  202. #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
  203. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
  204. #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
  205. #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
  206. #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
  207. #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  208. #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
  209. #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
  210. #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
  211. #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
  212. #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
  213. #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
  214. #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
  215. #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
  216. #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
  217. #define CONFIG_SYS_PCI2_IO_BASE 0x00000000
  218. #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
  219. #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
  220. #if defined(CONFIG_PCI)
  221. #define PCI_64BIT
  222. #define PCI_ONE_PCI1
  223. #if defined(PCI_64BIT)
  224. #undef PCI_ALL_PCI1
  225. #undef PCI_TWO_PCI1
  226. #undef PCI_ONE_PCI1
  227. #endif
  228. #ifndef VME_CADDY2
  229. #define CONFIG_NET_MULTI
  230. #endif
  231. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  232. #undef CONFIG_EEPRO100
  233. #undef CONFIG_TULIP
  234. #if !defined(CONFIG_PCI_PNP)
  235. #define PCI_ENET0_IOADDR 0xFIXME
  236. #define PCI_ENET0_MEMADDR 0xFIXME
  237. #define PCI_IDSEL_NUMBER 0xFIXME
  238. #endif
  239. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  240. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  241. #endif /* CONFIG_PCI */
  242. /*
  243. * TSEC configuration
  244. */
  245. #ifdef VME_CADDY2
  246. #define CONFIG_E1000
  247. #else
  248. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  249. #endif
  250. #if defined(CONFIG_TSEC_ENET)
  251. #ifndef CONFIG_NET_MULTI
  252. #define CONFIG_NET_MULTI
  253. #endif
  254. #define CONFIG_GMII /* MII PHY management */
  255. #define CONFIG_TSEC1
  256. #define CONFIG_TSEC1_NAME "TSEC0"
  257. #define CONFIG_TSEC2
  258. #define CONFIG_TSEC2_NAME "TSEC1"
  259. #define CONFIG_PHY_M88E1111
  260. #define TSEC1_PHY_ADDR 0x08
  261. #define TSEC2_PHY_ADDR 0x10
  262. #define TSEC1_PHYIDX 0
  263. #define TSEC2_PHYIDX 0
  264. #define TSEC1_FLAGS TSEC_GIGABIT
  265. #define TSEC2_FLAGS TSEC_GIGABIT
  266. /* Options are: TSEC[0-1] */
  267. #define CONFIG_ETHPRIME "TSEC0"
  268. #endif /* CONFIG_TSEC_ENET */
  269. #if defined(CONFIG_E1000)
  270. #ifndef CONFIG_NET_MULTI
  271. #define CONFIG_NET_MULTI
  272. #endif
  273. #endif
  274. /*
  275. * Environment
  276. */
  277. #ifndef CONFIG_SYS_RAMBOOT
  278. #define CONFIG_ENV_IS_IN_FLASH
  279. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0xc0000)
  280. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  281. #define CONFIG_ENV_SIZE 0x2000
  282. /* Address and size of Redundant Environment Sector */
  283. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  284. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  285. #else
  286. #define CONFIG_SYS_NO_FLASH /* Flash is not usable now */
  287. #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
  288. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  289. #define CONFIG_ENV_SIZE 0x2000
  290. #endif
  291. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  292. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  293. /*
  294. * BOOTP options
  295. */
  296. #define CONFIG_BOOTP_BOOTFILESIZE
  297. #define CONFIG_BOOTP_BOOTPATH
  298. #define CONFIG_BOOTP_GATEWAY
  299. #define CONFIG_BOOTP_HOSTNAME
  300. /*
  301. * Command line configuration.
  302. */
  303. #include <config_cmd_default.h>
  304. #define CONFIG_CMD_I2C
  305. #define CONFIG_CMD_MII
  306. #define CONFIG_CMD_PING
  307. #define CONFIG_CMD_DATE
  308. #define CONFIG_SYS_RTC_BUS_NUM 0x01
  309. #define CONFIG_SYS_I2C_RTC_ADDR 0x32
  310. #define CONFIG_RTC_RX8025
  311. #define CONFIG_CMD_TSI148
  312. #if defined(CONFIG_PCI)
  313. #define CONFIG_CMD_PCI
  314. #endif
  315. #if defined(CONFIG_SYS_RAMBOOT)
  316. #undef CONFIG_CMD_ENV
  317. #undef CONFIG_CMD_LOADS
  318. #endif
  319. #define CONFIG_CMD_ELF
  320. /* Pass Ethernet MAC to VxWorks */
  321. #define CONFIG_SYS_VXWORKS_MAC_PTR 0x000043f0
  322. #undef CONFIG_WATCHDOG /* watchdog disabled */
  323. /*
  324. * Miscellaneous configurable options
  325. */
  326. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  327. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  328. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  329. #if defined(CONFIG_CMD_KGDB)
  330. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  331. #else
  332. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  333. #endif
  334. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  335. #define CONFIG_SYS_MAXARGS 16 /* max num of command args */
  336. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buf Size */
  337. #define CONFIG_SYS_HZ 1000 /* decr freq: 1ms ticks */
  338. /*
  339. * For booting Linux, the board info and command line data
  340. * have to be in the first 8 MB of memory, since this is
  341. * the maximum mapped by the Linux kernel during initialization.
  342. */
  343. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Init Memory map for Linux*/
  344. #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
  345. #define CONFIG_SYS_HRCW_LOW (\
  346. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  347. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  348. HRCWL_CSB_TO_CLKIN |\
  349. HRCWL_VCO_1X2 |\
  350. HRCWL_CORE_TO_CSB_2X1)
  351. #if defined(PCI_64BIT)
  352. #define CONFIG_SYS_HRCW_HIGH (\
  353. HRCWH_PCI_HOST |\
  354. HRCWH_64_BIT_PCI |\
  355. HRCWH_PCI1_ARBITER_ENABLE |\
  356. HRCWH_PCI2_ARBITER_DISABLE |\
  357. HRCWH_CORE_ENABLE |\
  358. HRCWH_FROM_0X00000100 |\
  359. HRCWH_BOOTSEQ_DISABLE |\
  360. HRCWH_SW_WATCHDOG_DISABLE |\
  361. HRCWH_ROM_LOC_LOCAL_16BIT |\
  362. HRCWH_TSEC1M_IN_GMII |\
  363. HRCWH_TSEC2M_IN_GMII)
  364. #else
  365. #define CONFIG_SYS_HRCW_HIGH (\
  366. HRCWH_PCI_HOST |\
  367. HRCWH_32_BIT_PCI |\
  368. HRCWH_PCI1_ARBITER_ENABLE |\
  369. HRCWH_PCI2_ARBITER_ENABLE |\
  370. HRCWH_CORE_ENABLE |\
  371. HRCWH_FROM_0X00000100 |\
  372. HRCWH_BOOTSEQ_DISABLE |\
  373. HRCWH_SW_WATCHDOG_DISABLE |\
  374. HRCWH_ROM_LOC_LOCAL_16BIT |\
  375. HRCWH_TSEC1M_IN_GMII |\
  376. HRCWH_TSEC2M_IN_GMII)
  377. #endif
  378. /* System IO Config */
  379. #define CONFIG_SYS_SICRH 0
  380. #define CONFIG_SYS_SICRL SICRL_LDP_A
  381. #define CONFIG_SYS_HID0_INIT 0x000000000
  382. #define CONFIG_SYS_HID0_FINAL HID0_ENABLE_MACHINE_CHECK
  383. #define CONFIG_SYS_HID2 HID2_HBE
  384. #define CONFIG_SYS_GPIO1_PRELIM
  385. #define CONFIG_SYS_GPIO1_DIR 0x00100000
  386. #define CONFIG_SYS_GPIO1_DAT 0x00100000
  387. #define CONFIG_SYS_GPIO2_PRELIM
  388. #define CONFIG_SYS_GPIO2_DIR 0x78900000
  389. #define CONFIG_SYS_GPIO2_DAT 0x70100000
  390. #define CONFIG_HIGH_BATS /* High BATs supported */
  391. /* DDR @ 0x00000000 */
  392. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | \
  393. BATL_MEMCOHERENCE)
  394. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | \
  395. BATU_VS | BATU_VP)
  396. /* PCI @ 0x80000000 */
  397. #ifdef CONFIG_PCI
  398. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | \
  399. BATL_MEMCOHERENCE)
  400. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | \
  401. BATU_VS | BATU_VP)
  402. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | \
  403. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  404. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | \
  405. BATU_VS | BATU_VP)
  406. #else
  407. #define CONFIG_SYS_IBAT1L (0)
  408. #define CONFIG_SYS_IBAT1U (0)
  409. #define CONFIG_SYS_IBAT2L (0)
  410. #define CONFIG_SYS_IBAT2U (0)
  411. #endif
  412. #ifdef CONFIG_MPC83XX_PCI2
  413. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE | BATL_PP_10 | \
  414. BATL_MEMCOHERENCE)
  415. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE | BATU_BL_256M | \
  416. BATU_VS | BATU_VP)
  417. #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE | BATL_PP_10 | \
  418. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  419. #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE | BATU_BL_256M | \
  420. BATU_VS | BATU_VP)
  421. #else
  422. #define CONFIG_SYS_IBAT3L (0)
  423. #define CONFIG_SYS_IBAT3U (0)
  424. #define CONFIG_SYS_IBAT4L (0)
  425. #define CONFIG_SYS_IBAT4U (0)
  426. #endif
  427. /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */
  428. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_10 | \
  429. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  430. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | \
  431. BATU_VS | BATU_VP)
  432. #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
  433. #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  434. #if (CONFIG_SYS_DDR_SIZE == 512)
  435. #define CONFIG_SYS_IBAT7L (CONFIG_SYS_SDRAM_BASE+0x10000000 | \
  436. BATL_PP_10 | BATL_MEMCOHERENCE)
  437. #define CONFIG_SYS_IBAT7U (CONFIG_SYS_SDRAM_BASE+0x10000000 | \
  438. BATU_BL_256M | BATU_VS | BATU_VP)
  439. #else
  440. #define CONFIG_SYS_IBAT7L (0)
  441. #define CONFIG_SYS_IBAT7U (0)
  442. #endif
  443. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  444. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  445. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  446. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  447. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  448. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  449. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  450. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  451. #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
  452. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  453. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  454. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  455. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  456. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  457. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  458. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  459. /*
  460. * Internal Definitions
  461. *
  462. * Boot Flags
  463. */
  464. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  465. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  466. #if defined(CONFIG_CMD_KGDB)
  467. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  468. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  469. #endif
  470. /*
  471. * Environment Configuration
  472. */
  473. #define CONFIG_ENV_OVERWRITE
  474. #if defined(CONFIG_TSEC_ENET)
  475. #define CONFIG_HAS_ETH0
  476. #define CONFIG_HAS_ETH1
  477. #endif
  478. #define CONFIG_HOSTNAME VME8349
  479. #define CONFIG_ROOTPATH /tftpboot/rootfs
  480. #define CONFIG_BOOTFILE uImage
  481. #define CONFIG_LOADADDR 800000 /* def location for tftp and bootm */
  482. #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
  483. #undef CONFIG_BOOTARGS /* boot command will set bootargs */
  484. #define CONFIG_BAUDRATE 9600
  485. #define CONFIG_EXTRA_ENV_SETTINGS \
  486. "netdev=eth0\0" \
  487. "hostname=vme8349\0" \
  488. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  489. "nfsroot=${serverip}:${rootpath}\0" \
  490. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  491. "addip=setenv bootargs ${bootargs} " \
  492. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  493. ":${hostname}:${netdev}:off panic=1\0" \
  494. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  495. "flash_nfs=run nfsargs addip addtty;" \
  496. "bootm ${kernel_addr}\0" \
  497. "flash_self=run ramargs addip addtty;" \
  498. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  499. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  500. "bootm\0" \
  501. "load=tftp 100000 /tftpboot/bdi2000/vme8349.bin\0" \
  502. "update=protect off fff00000 fff3ffff; " \
  503. "era fff00000 fff3ffff; cp.b 100000 fff00000 ${filesize}\0" \
  504. "upd=run load update\0" \
  505. "fdtaddr=780000\0" \
  506. "fdtfile=vme8349.dtb\0" \
  507. ""
  508. #define CONFIG_NFSBOOTCOMMAND \
  509. "setenv bootargs root=/dev/nfs rw " \
  510. "nfsroot=$serverip:$rootpath " \
  511. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  512. "console=$consoledev,$baudrate $othbootargs;" \
  513. "tftp $loadaddr $bootfile;" \
  514. "tftp $fdtaddr $fdtfile;" \
  515. "bootm $loadaddr - $fdtaddr"
  516. #define CONFIG_RAMBOOTCOMMAND \
  517. "setenv bootargs root=/dev/ram rw " \
  518. "console=$consoledev,$baudrate $othbootargs;" \
  519. "tftp $ramdiskaddr $ramdiskfile;" \
  520. "tftp $loadaddr $bootfile;" \
  521. "tftp $fdtaddr $fdtfile;" \
  522. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  523. #define CONFIG_BOOTCOMMAND "run flash_self"
  524. #ifndef __ASSEMBLY__
  525. int vme8349_read_spd(unsigned char chip, unsigned int addr, int alen,
  526. unsigned char *buffer, int len);
  527. #endif
  528. #endif /* __CONFIG_H */