KUP4K.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488
  1. /*
  2. * (C) Copyright 2000-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. * Klaus Heydeck, Kieback & Peter GmbH & Co KG, heydeck@kieback-peter.de
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * board/config.h - configuration options, board specific
  26. * Derived from ../tqm8xx/tqm8xx.c
  27. */
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_MPC855 1 /* This is a MPC855 CPU */
  35. #define CONFIG_KUP4K 1 /* ...on a KUP4K module */
  36. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  37. #undef CONFIG_8xx_CONS_SMC2
  38. #undef CONFIG_8xx_CONS_NONE
  39. #define CONFIG_BAUDRATE 115200 /* console baudrate */
  40. #if 0
  41. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  42. #else
  43. #define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
  44. #endif
  45. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  46. #define CONFIG_BOARD_TYPES 1 /* support board types */
  47. #undef CONFIG_BOOTARGS
  48. #define CONFIG_EXTRA_ENV_SETTINGS \
  49. "slot_a_boot=setenv bootargs root=/dev/hda2 ip=off;" \
  50. "run addhw; diskboot 200000 0:1; bootm 200000\0" \
  51. "slot_b_boot=setenv bootargs root=/dev/hda2 ip=off;" \
  52. "run addhw; diskboot 200000 2:1; bootm 200000\0" \
  53. "nfs_boot=dhcp; run nfsargs addip addhw; bootm 200000\0" \
  54. "panic_boot=echo No Bootdevice !!! reset\0" \
  55. "nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath)\0" \
  56. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  57. "addip=setenv bootargs $(bootargs) ip=$(ipaddr):$(serverip):$(gatewayip)" \
  58. ":$(netmask):$(hostname):$(netdev):off\0" \
  59. "addhw=setenv bootargs $(bootargs) hw=$(hw) key1=$(key1) panic=1\0" \
  60. "netdev=eth0\0" \
  61. "contrast=55\0" \
  62. "silent=1\0" \
  63. "load=tftp 200000 bootloader-4k.bitmap;tftp 100000 bootloader-4k.bin\0" \
  64. "update=protect off 1:0-7;era 1:0-7;cp.b 100000 40000000 $(filesize);" \
  65. "cp.b 200000 40050000 14000\0"
  66. #define CONFIG_BOOTCOMMAND \
  67. "run slot_a_boot;run slot_b_boot;run nfs_boot;run panic_boot"
  68. #define CONFIG_MISC_INIT_R 1
  69. #define CONFIG_MISC_INIT_F 1
  70. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  71. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  72. #define CONFIG_WATCHDOG 1 /* watchdog enabled */
  73. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  74. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  75. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  76. #define CONFIG_MAC_PARTITION
  77. #define CONFIG_DOS_PARTITION
  78. /*
  79. * enable I2C and select the hardware/software driver
  80. */
  81. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  82. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  83. #define CFG_I2C_SPEED 93000 /* 93 kHz is supposed to work */
  84. #define CFG_I2C_SLAVE 0xFE
  85. #ifdef CONFIG_SOFT_I2C
  86. /*
  87. * Software (bit-bang) I2C driver configuration
  88. */
  89. #define PB_SCL 0x00000020 /* PB 26 */
  90. #define PB_SDA 0x00000010 /* PB 27 */
  91. #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
  92. #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
  93. #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
  94. #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
  95. #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
  96. else immr->im_cpm.cp_pbdat &= ~PB_SDA
  97. #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
  98. else immr->im_cpm.cp_pbdat &= ~PB_SCL
  99. #define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
  100. #endif /* CONFIG_SOFT_I2C */
  101. /*-----------------------------------------------------------------------
  102. * I2C Configuration
  103. */
  104. #define CFG_I2C_PICIO_ADDR 0x21 /* PCF8574 IO Expander */
  105. #define CFG_I2C_RTC_ADDR 0x51 /* PCF8563 RTC */
  106. /* List of I2C addresses to be verified by POST */
  107. #define I2C_ADDR_LIST {CFG_I2C_PICIO_ADDR, \
  108. CFG_I2C_RTC_ADDR, \
  109. }
  110. #define CONFIG_RTC_PCF8563 /* use Philips PCF8563 RTC */
  111. #define CFG_DISCOVER_PHY
  112. #if 0
  113. #define CONFIG_ETHADDR 00:0B:64:00:00:00 /* our OUI from IEEE */
  114. #endif
  115. #define CONFIG_KUP4K_LOGO 0x40050000 /* Address of logo bitmap */
  116. /* Define to allow the user to overwrite serial and ethaddr */
  117. #define CONFIG_ENV_OVERWRITE
  118. #if 1
  119. /* POST support */
  120. #define CONFIG_POST (CFG_POST_CPU | \
  121. CFG_POST_RTC | \
  122. CFG_POST_I2C)
  123. #ifdef CONFIG_POST
  124. #define CFG_CMD_POST_DIAG CFG_CMD_DIAG
  125. #else
  126. #define CFG_CMD_POST_DIAG 0
  127. #endif
  128. #endif
  129. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  130. CFG_CMD_DHCP | \
  131. CFG_CMD_I2C | \
  132. CFG_CMD_DATE | \
  133. CFG_CMD_POST_DIAG | \
  134. CFG_CMD_IDE )
  135. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  136. #include <cmd_confdefs.h>
  137. /*
  138. * Miscellaneous configurable options
  139. */
  140. #define CFG_LONGHELP /* undef to save memory */
  141. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  142. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  143. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  144. #else
  145. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  146. #endif
  147. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  148. #define CFG_MAXARGS 16 /* max number of command args */
  149. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  150. #define CFG_MEMTEST_START 0x000400000 /* memtest works on */
  151. #define CFG_MEMTEST_END 0x002C00000 /* 4 ... 44 MB in DRAM */
  152. #define CFG_LOAD_ADDR 0x200000 /* default load address */
  153. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  154. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 115200 }
  155. #define CFG_CONSOLE_INFO_QUIET 1
  156. /*
  157. * Low Level Configuration Settings
  158. * (address mappings, register initial values, etc.)
  159. * You should know what you are doing if you make changes here.
  160. */
  161. /*-----------------------------------------------------------------------
  162. * Internal Memory Mapped Register
  163. */
  164. #define CFG_IMMR 0xFFF00000
  165. /*-----------------------------------------------------------------------
  166. * Definitions for initial stack pointer and data area (in DPRAM)
  167. */
  168. #define CFG_INIT_RAM_ADDR CFG_IMMR
  169. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  170. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  171. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  172. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  173. /*-----------------------------------------------------------------------
  174. * Start addresses for the final memory configuration
  175. * (Set up by the startup code)
  176. * Please note that CFG_SDRAM_BASE _must_ start at 0
  177. */
  178. #define CFG_SDRAM_BASE 0x00000000
  179. #define CFG_FLASH_BASE 0x40000000
  180. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  181. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  182. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  183. /*
  184. * For booting Linux, the board info and command line data
  185. * have to be in the first 8 MB of memory, since this is
  186. * the maximum mapped by the Linux kernel during initialization.
  187. */
  188. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  189. /*-----------------------------------------------------------------------
  190. * FLASH organization
  191. */
  192. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  193. #define CFG_MAX_FLASH_SECT 19 /* max number of sectors on one chip */
  194. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  195. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  196. #define CFG_ENV_IS_IN_FLASH 1
  197. #define CFG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
  198. #define CFG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
  199. #define CFG_ENV_SECT_SIZE 0x10000
  200. /* Address and size of Redundant Environment Sector */
  201. #if 0
  202. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SIZE)
  203. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  204. #endif
  205. /*-----------------------------------------------------------------------
  206. * Hardware Information Block
  207. */
  208. #if 1
  209. #define CFG_HWINFO_OFFSET 0x000F0000 /* offset of HW Info block */
  210. #define CFG_HWINFO_SIZE 0x00000100 /* size of HW Info block */
  211. #define CFG_HWINFO_MAGIC 0x4B26500D /* 'K&P<CR>' */
  212. #endif
  213. /*-----------------------------------------------------------------------
  214. * Cache Configuration
  215. */
  216. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  217. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  218. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  219. #endif
  220. /*-----------------------------------------------------------------------
  221. * SYPCR - System Protection Control 11-9
  222. * SYPCR can only be written once after reset!
  223. *-----------------------------------------------------------------------
  224. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  225. */
  226. #if 0 && defined(CONFIG_WATCHDOG) /* KUP uses external TPS3705 WD */
  227. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  228. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  229. #else
  230. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  231. #endif
  232. /*-----------------------------------------------------------------------
  233. * SIUMCR - SIU Module Configuration 11-6
  234. *-----------------------------------------------------------------------
  235. * PCMCIA config., multi-function pin tri-state
  236. */
  237. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC00)
  238. /*-----------------------------------------------------------------------
  239. * TBSCR - Time Base Status and Control 11-26
  240. *-----------------------------------------------------------------------
  241. * Clear Reference Interrupt Status, Timebase freezing enabled
  242. */
  243. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  244. /*-----------------------------------------------------------------------
  245. * RTCSC - Real-Time Clock Status and Control Register 11-27
  246. *-----------------------------------------------------------------------
  247. */
  248. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  249. /*-----------------------------------------------------------------------
  250. * PISCR - Periodic Interrupt Status and Control 11-31
  251. *-----------------------------------------------------------------------
  252. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  253. */
  254. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  255. /*-----------------------------------------------------------------------
  256. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  257. *-----------------------------------------------------------------------
  258. * Reset PLL lock status sticky bit, timer expired status bit and timer
  259. * interrupt status bit
  260. *
  261. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  262. */
  263. #define CFG_PLPRCR ( (5-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
  264. /*-----------------------------------------------------------------------
  265. * SCCR - System Clock and reset Control Register 15-27
  266. *-----------------------------------------------------------------------
  267. * Set clock output, timebase and RTC source and divider,
  268. * power management and some other internal clocks
  269. */
  270. #define SCCR_MASK SCCR_EBDF00
  271. #define CFG_SCCR (SCCR_TBS | SCCR_EBDF01 | \
  272. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  273. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  274. SCCR_DFALCD00)
  275. /*-----------------------------------------------------------------------
  276. * PCMCIA stuff
  277. *-----------------------------------------------------------------------
  278. *
  279. */
  280. /* KUP4K use both slots, SLOT_A as "primary". */
  281. #define CONFIG_PCMCIA_SLOT_A 1
  282. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  283. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  284. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  285. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  286. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  287. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  288. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  289. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  290. #define PCMCIA_SOCKETS_NO 2
  291. #define PCMCIA_MEM_WIN_NO 8
  292. /*-----------------------------------------------------------------------
  293. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  294. *-----------------------------------------------------------------------
  295. */
  296. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  297. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  298. #define CONFIG_IDE_LED 1 /* LED for ide supported */
  299. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  300. #define CFG_IDE_MAXBUS 2
  301. #define CFG_IDE_MAXDEVICE 4
  302. #define CFG_ATA_IDE0_OFFSET 0x0000
  303. #define CFG_ATA_IDE1_OFFSET (4 * CFG_PCMCIA_MEM_SIZE)
  304. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  305. /* Offset for data I/O */
  306. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  307. /* Offset for normal register accesses */
  308. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  309. /* Offset for alternate registers */
  310. #define CFG_ATA_ALT_OFFSET 0x0100
  311. /*-----------------------------------------------------------------------
  312. *
  313. *-----------------------------------------------------------------------
  314. *
  315. */
  316. #define CFG_DER 0
  317. /*
  318. * Init Memory Controller:
  319. *
  320. * BR0/1 and OR0/1 (FLASH)
  321. */
  322. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  323. /* used to re-map FLASH both when starting from SRAM or FLASH:
  324. * restrict access enough to keep SRAM working (if any)
  325. * but not too much to meddle with FLASH accesses
  326. */
  327. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  328. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  329. /*
  330. * FLASH timing:
  331. */
  332. #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
  333. OR_SCY_2_CLK | OR_EHTR | OR_BI)
  334. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  335. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  336. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
  337. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  338. #define CFG_OR_TIMING_SDRAM 0x00000A00
  339. /*
  340. * Memory Periodic Timer Prescaler
  341. *
  342. * The Divider for PTA (refresh timer) configuration is based on an
  343. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  344. * the number of chip selects (NCS) and the actually needed refresh
  345. * rate is done by setting MPTPR.
  346. *
  347. * PTA is calculated from
  348. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  349. *
  350. * gclk CPU clock (not bus clock!)
  351. * Trefresh Refresh cycle * 4 (four word bursts used)
  352. *
  353. * 4096 Rows from SDRAM example configuration
  354. * 1000 factor s -> ms
  355. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  356. * 4 Number of refresh cycles per period
  357. * 64 Refresh cycle in ms per number of rows
  358. * --------------------------------------------
  359. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  360. *
  361. * 50 MHz => 50.000.000 / Divider = 98
  362. * 66 Mhz => 66.000.000 / Divider = 129
  363. * 80 Mhz => 80.000.000 / Divider = 156
  364. */
  365. #if defined(CONFIG_80MHz)
  366. #define CFG_MAMR_PTA 156
  367. #elif defined(CONFIG_66MHz)
  368. #define CFG_MAMR_PTA 129
  369. #else /* 50 MHz */
  370. #define CFG_MAMR_PTA 98
  371. #endif /*CONFIG_??MHz */
  372. /*
  373. * For 16 MBit, refresh rates could be 31.3 us
  374. * (= 64 ms / 2K = 125 / quad bursts).
  375. * For a simpler initialization, 15.6 us is used instead.
  376. *
  377. * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  378. * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  379. */
  380. #define CFG_MPTPR 0x400
  381. /*
  382. * MAMR settings for SDRAM
  383. */
  384. #define CFG_MAMR 0x80802114
  385. /*
  386. * Internal Definitions
  387. *
  388. * Boot Flags
  389. */
  390. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  391. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  392. #define CONFIG_AUTOBOOT_KEYED /* use key strings to stop autoboot */
  393. #if 0
  394. #define CONFIG_AUTOBOOT_PROMPT "Boote in %d Sekunden - stop mit \"2\"\n"
  395. #endif
  396. #define CONFIG_AUTOBOOT_STOP_STR "." /* easy to stop for now */
  397. #define CONFIG_SILENT_CONSOLE 1
  398. #endif /* __CONFIG_H */