interrupts.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307
  1. /*
  2. * (C) Copyright 2003
  3. * Texas Instruments <www.ti.com>
  4. *
  5. * (C) Copyright 2002
  6. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  7. * Marius Groeger <mgroeger@sysgo.de>
  8. *
  9. * (C) Copyright 2002
  10. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  11. * Alex Zuepke <azu@sysgo.de>
  12. *
  13. * (C) Copyright 2002
  14. * Gary Jennejohn, DENX Software Engineering, <gj@denx.de>
  15. *
  16. * See file CREDITS for list of people who contributed to this
  17. * project.
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License as
  21. * published by the Free Software Foundation; either version 2 of
  22. * the License, or (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  32. * MA 02111-1307 USA
  33. */
  34. #include <common.h>
  35. #include <arm925t.h>
  36. #include <asm/proc-armv/ptrace.h>
  37. extern void reset_cpu(ulong addr);
  38. #define TIMER_LOAD_VAL 0xffffffff
  39. /* macro to read the 32 bit timer */
  40. #define READ_TIMER (*(volatile ulong *)(CFG_TIMERBASE+8))
  41. #ifdef CONFIG_USE_IRQ
  42. /* enable IRQ interrupts */
  43. void enable_interrupts (void)
  44. {
  45. unsigned long temp;
  46. __asm__ __volatile__("mrs %0, cpsr\n"
  47. "bic %0, %0, #0x80\n"
  48. "msr cpsr_c, %0"
  49. : "=r" (temp)
  50. :
  51. : "memory");
  52. }
  53. /*
  54. * disable IRQ/FIQ interrupts
  55. * returns true if interrupts had been enabled before we disabled them
  56. */
  57. int disable_interrupts (void)
  58. {
  59. unsigned long old,temp;
  60. __asm__ __volatile__("mrs %0, cpsr\n"
  61. "orr %1, %0, #0xc0\n"
  62. "msr cpsr_c, %1"
  63. : "=r" (old), "=r" (temp)
  64. :
  65. : "memory");
  66. return (old & 0x80) == 0;
  67. }
  68. #else
  69. void enable_interrupts (void)
  70. {
  71. return;
  72. }
  73. int disable_interrupts (void)
  74. {
  75. return 0;
  76. }
  77. #endif
  78. void bad_mode (void)
  79. {
  80. panic ("Resetting CPU ...\n");
  81. reset_cpu (0);
  82. }
  83. void show_regs (struct pt_regs *regs)
  84. {
  85. unsigned long flags;
  86. const char *processor_modes[] = {
  87. "USER_26", "FIQ_26", "IRQ_26", "SVC_26",
  88. "UK4_26", "UK5_26", "UK6_26", "UK7_26",
  89. "UK8_26", "UK9_26", "UK10_26", "UK11_26",
  90. "UK12_26", "UK13_26", "UK14_26", "UK15_26",
  91. "USER_32", "FIQ_32", "IRQ_32", "SVC_32",
  92. "UK4_32", "UK5_32", "UK6_32", "ABT_32",
  93. "UK8_32", "UK9_32", "UK10_32", "UND_32",
  94. "UK12_32", "UK13_32", "UK14_32", "SYS_32",
  95. };
  96. flags = condition_codes (regs);
  97. printf ("pc : [<%08lx>] lr : [<%08lx>]\n"
  98. "sp : %08lx ip : %08lx fp : %08lx\n",
  99. instruction_pointer (regs),
  100. regs->ARM_lr, regs->ARM_sp, regs->ARM_ip, regs->ARM_fp);
  101. printf ("r10: %08lx r9 : %08lx r8 : %08lx\n",
  102. regs->ARM_r10, regs->ARM_r9, regs->ARM_r8);
  103. printf ("r7 : %08lx r6 : %08lx r5 : %08lx r4 : %08lx\n",
  104. regs->ARM_r7, regs->ARM_r6, regs->ARM_r5, regs->ARM_r4);
  105. printf ("r3 : %08lx r2 : %08lx r1 : %08lx r0 : %08lx\n",
  106. regs->ARM_r3, regs->ARM_r2, regs->ARM_r1, regs->ARM_r0);
  107. printf ("Flags: %c%c%c%c",
  108. flags & CC_N_BIT ? 'N' : 'n',
  109. flags & CC_Z_BIT ? 'Z' : 'z',
  110. flags & CC_C_BIT ? 'C' : 'c', flags & CC_V_BIT ? 'V' : 'v');
  111. printf (" IRQs %s FIQs %s Mode %s%s\n",
  112. interrupts_enabled (regs) ? "on" : "off",
  113. fast_interrupts_enabled (regs) ? "on" : "off",
  114. processor_modes[processor_mode (regs)],
  115. thumb_mode (regs) ? " (T)" : "");
  116. }
  117. void do_undefined_instruction (struct pt_regs *pt_regs)
  118. {
  119. printf ("undefined instruction\n");
  120. show_regs (pt_regs);
  121. bad_mode ();
  122. }
  123. void do_software_interrupt (struct pt_regs *pt_regs)
  124. {
  125. printf ("software interrupt\n");
  126. show_regs (pt_regs);
  127. bad_mode ();
  128. }
  129. void do_prefetch_abort (struct pt_regs *pt_regs)
  130. {
  131. printf ("prefetch abort\n");
  132. show_regs (pt_regs);
  133. bad_mode ();
  134. }
  135. void do_data_abort (struct pt_regs *pt_regs)
  136. {
  137. printf ("data abort\n");
  138. show_regs (pt_regs);
  139. bad_mode ();
  140. }
  141. void do_not_used (struct pt_regs *pt_regs)
  142. {
  143. printf ("not used\n");
  144. show_regs (pt_regs);
  145. bad_mode ();
  146. }
  147. void do_fiq (struct pt_regs *pt_regs)
  148. {
  149. printf ("fast interrupt request\n");
  150. show_regs (pt_regs);
  151. bad_mode ();
  152. }
  153. void do_irq (struct pt_regs *pt_regs)
  154. {
  155. printf ("interrupt request\n");
  156. show_regs (pt_regs);
  157. bad_mode ();
  158. }
  159. static ulong timestamp;
  160. static ulong lastdec;
  161. /* nothing really to do with interrupts, just starts up a counter. */
  162. int interrupt_init (void)
  163. {
  164. int32_t val;
  165. /* Start the decrementer ticking down from 0xffffffff */
  166. *((int32_t *) (CFG_TIMERBASE + LOAD_TIM)) = TIMER_LOAD_VAL;
  167. val = MPUTIM_ST | MPUTIM_AR | MPUTIM_CLOCK_ENABLE | (CFG_PVT << MPUTIM_PTV_BIT);
  168. *((int32_t *) (CFG_TIMERBASE + CNTL_TIMER)) = val;
  169. /* init the timestamp and lastdec value */
  170. reset_timer_masked();
  171. return (0);
  172. }
  173. /*
  174. * timer without interrupts
  175. */
  176. void reset_timer (void)
  177. {
  178. reset_timer_masked ();
  179. }
  180. ulong get_timer (ulong base)
  181. {
  182. return get_timer_masked () - base;
  183. }
  184. void set_timer (ulong t)
  185. {
  186. timestamp = t;
  187. }
  188. /* delay x useconds AND perserve advance timstamp value */
  189. void udelay (unsigned long usec)
  190. {
  191. ulong tmo, tmp;
  192. if(usec >= 1000){ /* if "big" number, spread normalization to seconds */
  193. tmo = usec / 1000; /* start to normalize for usec to ticks per sec */
  194. tmo *= CFG_HZ; /* find number of "ticks" to wait to achieve target */
  195. tmo /= 1000; /* finish normalize. */
  196. }else{ /* else small number, don't kill it prior to HZ multiply */
  197. tmo = usec * CFG_HZ;
  198. tmo /= (1000*1000);
  199. }
  200. tmp = get_timer (0); /* get current timestamp */
  201. if( (tmo + tmp + 1) < tmp ) /* if setting this fordward will roll time stamp */
  202. reset_timer_masked (); /* reset "advancing" timestamp to 0, set lastdec value */
  203. else
  204. tmo += tmp; /* else, set advancing stamp wake up time */
  205. while (get_timer_masked () < tmo)/* loop till event */
  206. /*NOP*/;
  207. }
  208. void reset_timer_masked (void)
  209. {
  210. /* reset time */
  211. lastdec = READ_TIMER; /* capure current decrementer value time */
  212. timestamp = 0; /* start "advancing" time stamp from 0 */
  213. }
  214. ulong get_timer_masked (void)
  215. {
  216. ulong now = READ_TIMER; /* current tick value */
  217. if (lastdec >= now) { /* normal mode (non roll) */
  218. /* normal mode */
  219. timestamp += lastdec - now; /* move stamp fordward with absoulte diff ticks */
  220. } else { /* we have overflow of the count down timer */
  221. /* nts = ts + ld + (TLV - now)
  222. * ts=old stamp, ld=time that passed before passing through -1
  223. * (TLV-now) amount of time after passing though -1
  224. * nts = new "advancing time stamp"...it could also roll and cause problems.
  225. */
  226. timestamp += lastdec + TIMER_LOAD_VAL - now;
  227. }
  228. lastdec = now;
  229. return timestamp;
  230. }
  231. /* waits specified delay value and resets timestamp */
  232. void udelay_masked (unsigned long usec)
  233. {
  234. ulong tmo, tmp;
  235. if(usec >= 1000){ /* if "big" number, spread normalization to seconds */
  236. tmo = usec / 1000; /* start to normalize for usec to ticks per sec */
  237. tmo *= CFG_HZ; /* find number of "ticks" to wait to achieve target */
  238. tmo /= 1000; /* finish normalize. */
  239. }else{ /* else small number, don't kill it prior to HZ multiply */
  240. tmo = usec * CFG_HZ;
  241. tmo /= (1000*1000);
  242. }
  243. reset_timer_masked (); /* set "advancing" timestamp to 0, set lastdec vaule */
  244. while (get_timer_masked () < tmo) /* wait for time stamp to overtake tick number.*/
  245. /*NOP*/;
  246. }
  247. /*
  248. * This function is derived from PowerPC code (read timebase as long long).
  249. * On ARM it just returns the timer value.
  250. */
  251. unsigned long long get_ticks(void)
  252. {
  253. return get_timer(0);
  254. }
  255. /*
  256. * This function is derived from PowerPC code (timebase clock frequency).
  257. * On ARM it returns the number of timer ticks per second.
  258. */
  259. ulong get_tbclk (void)
  260. {
  261. ulong tbclk;
  262. tbclk = CFG_HZ;
  263. return tbclk;
  264. }