platform.S 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432
  1. /*
  2. * Board specific setup info
  3. *
  4. * (C) Copyright 2003
  5. * Texas Instruments, <www.ti.com>
  6. * Kshitij Gupta <Kshitij@ti.com>
  7. *
  8. * Modified for OMAP 1610 H2 board by Nishant Kamat, Jan 2004
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <config.h>
  29. #include <version.h>
  30. #if defined(CONFIG_OMAP1610)
  31. #include <./configs/omap1510.h>
  32. #endif
  33. _TEXT_BASE:
  34. .word TEXT_BASE /* sdram load addr from config.mk */
  35. .globl platformsetup
  36. platformsetup:
  37. /*------------------------------------------------------*
  38. * Set up ARM CLM registers (IDLECT1) *
  39. *------------------------------------------------------*/
  40. ldr r0, REG_ARM_IDLECT1
  41. ldr r1, VAL_ARM_IDLECT1
  42. str r1, [r0]
  43. /*------------------------------------------------------*
  44. * Set up ARM CLM registers (IDLECT2) *
  45. *------------------------------------------------------*/
  46. ldr r0, REG_ARM_IDLECT2
  47. ldr r1, VAL_ARM_IDLECT2
  48. str r1, [r0]
  49. /*------------------------------------------------------*
  50. * Set up ARM CLM registers (IDLECT3) *
  51. *------------------------------------------------------*/
  52. ldr r0, REG_ARM_IDLECT3
  53. ldr r1, VAL_ARM_IDLECT3
  54. str r1, [r0]
  55. mov r1, #0x01 /* PER_EN bit */
  56. ldr r0, REG_ARM_RSTCT2
  57. strh r1, [r0] /* CLKM; Peripheral reset. */
  58. /* Set CLKM to Sync-Scalable */
  59. /* I supposedly need to enable the dsp clock before switching */
  60. mov r1, #0x0000
  61. ldr r0, REG_ARM_SYSST
  62. strh r1, [r0]
  63. mov r0, #0x400
  64. 1:
  65. subs r0, r0, #0x1 /* wait for any bubbles to finish */
  66. bne 1b
  67. ldr r1, VAL_ARM_CKCTL
  68. ldr r0, REG_ARM_CKCTL
  69. strh r1, [r0]
  70. /* a few nops to let settle */
  71. nop
  72. nop
  73. nop
  74. nop
  75. nop
  76. nop
  77. nop
  78. nop
  79. nop
  80. nop
  81. /* setup DPLL 1 */
  82. /* Ramp up the clock to 96Mhz */
  83. ldr r1, VAL_DPLL1_CTL
  84. ldr r0, REG_DPLL1_CTL
  85. strh r1, [r0]
  86. ands r1, r1, #0x10 /* Check if PLL is enabled. */
  87. beq lock_end /* Do not look for lock if BYPASS selected */
  88. 2:
  89. ldrh r1, [r0]
  90. ands r1, r1, #0x01 /* Check the LOCK bit.*/
  91. beq 2b /* loop until bit goes hi. */
  92. lock_end:
  93. /*------------------------------------------------------*
  94. * Turn off the watchdog during init... *
  95. *------------------------------------------------------*/
  96. ldr r0, REG_WATCHDOG
  97. ldr r1, WATCHDOG_VAL1
  98. str r1, [r0]
  99. ldr r1, WATCHDOG_VAL2
  100. str r1, [r0]
  101. ldr r0, REG_WSPRDOG
  102. ldr r1, WSPRDOG_VAL1
  103. str r1, [r0]
  104. ldr r0, REG_WWPSDOG
  105. watch1Wait:
  106. ldr r1, [r0]
  107. tst r1, #0x10
  108. bne watch1Wait
  109. ldr r0, REG_WSPRDOG
  110. ldr r1, WSPRDOG_VAL2
  111. str r1, [r0]
  112. ldr r0, REG_WWPSDOG
  113. watch2Wait:
  114. ldr r1, [r0]
  115. tst r1, #0x10
  116. bne watch2Wait
  117. /* Set memory timings corresponding to the new clock speed */
  118. /* Check execution location to determine current execution location
  119. * and branch to appropriate initialization code.
  120. */
  121. /* Load physical SDRAM base. */
  122. mov r0, #0x10000000
  123. /* Get current execution location. */
  124. mov r1, pc
  125. /* Compare. */
  126. cmp r1, r0
  127. /* Skip over EMIF-fast initialization if running from SDRAM. */
  128. bge skip_sdram
  129. /*
  130. * Delay for SDRAM initialization.
  131. */
  132. mov r3, #0x1800 /* value should be checked */
  133. 3:
  134. subs r3, r3, #0x1 /* Decrement count */
  135. bne 3b
  136. /*
  137. * Set SDRAM control values. Disable refresh before MRS command.
  138. */
  139. /* mobile ddr operation */
  140. ldr r0, REG_SDRAM_OPERATION
  141. mov r2, #07
  142. str r2, [r0]
  143. /* config register */
  144. ldr r0, REG_SDRAM_CONFIG
  145. ldr r1, SDRAM_CONFIG_VAL
  146. str r1, [r0]
  147. /* manual command register */
  148. ldr r0, REG_SDRAM_MANUAL_CMD
  149. /* issue set cke high */
  150. mov r1, #CMD_SDRAM_CKE_SET_HIGH
  151. str r1, [r0]
  152. /* issue nop */
  153. mov r1, #CMD_SDRAM_NOP
  154. str r1, [r0]
  155. mov r2, #0x0100
  156. waitMDDR1:
  157. subs r2, r2, #1
  158. bne waitMDDR1 /* delay loop */
  159. /* issue precharge */
  160. mov r1, #CMD_SDRAM_PRECHARGE
  161. str r1, [r0]
  162. /* issue autorefresh x 2 */
  163. mov r1, #CMD_SDRAM_AUTOREFRESH
  164. str r1, [r0]
  165. str r1, [r0]
  166. /* mrs register ddr mobile */
  167. ldr r0, REG_SDRAM_MRS
  168. mov r1, #0x33
  169. str r1, [r0]
  170. /* emrs1 low-power register */
  171. ldr r0, REG_SDRAM_EMRS1
  172. /* self refresh on all banks */
  173. mov r1, #0
  174. str r1, [r0]
  175. ldr r0, REG_DLL_URD_CONTROL
  176. ldr r1, DLL_URD_CONTROL_VAL
  177. str r1, [r0]
  178. ldr r0, REG_DLL_LRD_CONTROL
  179. ldr r1, DLL_LRD_CONTROL_VAL
  180. str r1, [r0]
  181. ldr r0, REG_DLL_WRT_CONTROL
  182. ldr r1, DLL_WRT_CONTROL_VAL
  183. str r1, [r0]
  184. /* delay loop */
  185. mov r2, #0x0100
  186. waitMDDR2:
  187. subs r2, r2, #1
  188. bne waitMDDR2
  189. /*
  190. * Delay for SDRAM initialization.
  191. */
  192. mov r3, #0x1800
  193. 4:
  194. subs r3, r3, #1 /* Decrement count. */
  195. bne 4b
  196. b common_tc
  197. skip_sdram:
  198. ldr r0, REG_SDRAM_CONFIG
  199. ldr r1, SDRAM_CONFIG_VAL
  200. str r1, [r0]
  201. common_tc:
  202. /* slow interface */
  203. ldr r1, VAL_TC_EMIFS_CS0_CONFIG
  204. ldr r0, REG_TC_EMIFS_CS0_CONFIG
  205. str r1, [r0] /* Chip Select 0 */
  206. ldr r1, VAL_TC_EMIFS_CS1_CONFIG
  207. ldr r0, REG_TC_EMIFS_CS1_CONFIG
  208. str r1, [r0] /* Chip Select 1 */
  209. ldr r1, VAL_TC_EMIFS_CS3_CONFIG
  210. ldr r0, REG_TC_EMIFS_CS3_CONFIG
  211. str r1, [r0] /* Chip Select 3 */
  212. #ifdef CONFIG_H2_OMAP1610
  213. /* inserting additional 2 clock cycle hold time for LAN */
  214. ldr r0, REG_TC_EMIFS_CS1_ADVANCED
  215. ldr r1, VAL_TC_EMIFS_CS1_ADVANCED
  216. str r1, [r0]
  217. #endif
  218. /* Start MPU Timer 1 */
  219. ldr r0, REG_MPU_LOAD_TIMER
  220. ldr r1, VAL_MPU_LOAD_TIMER
  221. str r1, [r0]
  222. ldr r0, REG_MPU_CNTL_TIMER
  223. ldr r1, VAL_MPU_CNTL_TIMER
  224. str r1, [r0]
  225. /* back to arch calling code */
  226. mov pc, lr
  227. /* the literal pools origin */
  228. .ltorg
  229. REG_TC_EMIFS_CONFIG: /* 32 bits */
  230. .word 0xfffecc0c
  231. REG_TC_EMIFS_CS0_CONFIG: /* 32 bits */
  232. .word 0xfffecc10
  233. REG_TC_EMIFS_CS1_CONFIG: /* 32 bits */
  234. .word 0xfffecc14
  235. REG_TC_EMIFS_CS2_CONFIG: /* 32 bits */
  236. .word 0xfffecc18
  237. REG_TC_EMIFS_CS3_CONFIG: /* 32 bits */
  238. .word 0xfffecc1c
  239. #ifdef CONFIG_H2_OMAP1610
  240. REG_TC_EMIFS_CS1_ADVANCED: /* 32 bits */
  241. .word 0xfffecc54
  242. #endif
  243. /* MPU clock/reset/power mode control registers */
  244. REG_ARM_CKCTL: /* 16 bits */
  245. .word 0xfffece00
  246. REG_ARM_IDLECT3: /* 16 bits */
  247. .word 0xfffece24
  248. REG_ARM_IDLECT2: /* 16 bits */
  249. .word 0xfffece08
  250. REG_ARM_IDLECT1: /* 16 bits */
  251. .word 0xfffece04
  252. REG_ARM_RSTCT2: /* 16 bits */
  253. .word 0xfffece14
  254. REG_ARM_SYSST: /* 16 bits */
  255. .word 0xfffece18
  256. /* DPLL control registers */
  257. REG_DPLL1_CTL: /* 16 bits */
  258. .word 0xfffecf00
  259. /* Watch Dog register */
  260. /* secure watchdog stop */
  261. REG_WSPRDOG:
  262. .word 0xfffeb048
  263. /* watchdog write pending */
  264. REG_WWPSDOG:
  265. .word 0xfffeb034
  266. WSPRDOG_VAL1:
  267. .word 0x0000aaaa
  268. WSPRDOG_VAL2:
  269. .word 0x00005555
  270. /* SDRAM config is: auto refresh enabled, 16 bit 4 bank,
  271. counter @8192 rows, 10 ns, 8 burst */
  272. REG_SDRAM_CONFIG:
  273. .word 0xfffecc20
  274. /* Operation register */
  275. REG_SDRAM_OPERATION:
  276. .word 0xfffecc80
  277. /* Manual command register */
  278. REG_SDRAM_MANUAL_CMD:
  279. .word 0xfffecc84
  280. /* SDRAM MRS (New) config is: CAS latency is 2, burst length 8 */
  281. REG_SDRAM_MRS:
  282. .word 0xfffecc70
  283. /* SDRAM MRS (New) config is: CAS latency is 2, burst length 8 */
  284. REG_SDRAM_EMRS1:
  285. .word 0xfffecc78
  286. /* WRT DLL register */
  287. REG_DLL_WRT_CONTROL:
  288. .word 0xfffecc68
  289. DLL_WRT_CONTROL_VAL:
  290. .word 0x03f00002
  291. /* URD DLL register */
  292. REG_DLL_URD_CONTROL:
  293. .word 0xfffeccc0
  294. DLL_URD_CONTROL_VAL:
  295. .word 0x00800002
  296. /* LRD DLL register */
  297. REG_DLL_LRD_CONTROL:
  298. .word 0xfffecccc
  299. REG_WATCHDOG:
  300. .word 0xfffec808
  301. REG_MPU_LOAD_TIMER:
  302. .word 0xfffec600
  303. REG_MPU_CNTL_TIMER:
  304. .word 0xfffec500
  305. /* 96 MHz Samsung Mobile DDR */
  306. SDRAM_CONFIG_VAL:
  307. .word 0x001200f4
  308. DLL_LRD_CONTROL_VAL:
  309. .word 0x00800002
  310. VAL_ARM_CKCTL:
  311. .word 0x3000
  312. VAL_DPLL1_CTL:
  313. .word 0x2830
  314. #ifdef CONFIG_INNOVATOROMAP1610
  315. VAL_TC_EMIFS_CS0_CONFIG:
  316. .word 0x002130b0
  317. VAL_TC_EMIFS_CS1_CONFIG:
  318. .word 0x00001131
  319. VAL_TC_EMIFS_CS2_CONFIG:
  320. .word 0x000055f0
  321. VAL_TC_EMIFS_CS3_CONFIG:
  322. .word 0x88011131
  323. #endif
  324. #ifdef CONFIG_H2_OMAP1610
  325. VAL_TC_EMIFS_CS0_CONFIG:
  326. .word 0x00203331
  327. VAL_TC_EMIFS_CS1_CONFIG:
  328. .word 0x8180fff3
  329. VAL_TC_EMIFS_CS2_CONFIG:
  330. .word 0xf800f22a
  331. VAL_TC_EMIFS_CS3_CONFIG:
  332. .word 0x88011131
  333. VAL_TC_EMIFS_CS1_ADVANCED:
  334. .word 0x00000022
  335. #endif
  336. VAL_TC_EMIFF_SDRAM_CONFIG:
  337. .word 0x010290fc
  338. VAL_TC_EMIFF_MRS:
  339. .word 0x00000027
  340. VAL_ARM_IDLECT1:
  341. .word 0x00000400
  342. VAL_ARM_IDLECT2:
  343. .word 0x00000886
  344. VAL_ARM_IDLECT3:
  345. .word 0x00000015
  346. WATCHDOG_VAL1:
  347. .word 0x000000f5
  348. WATCHDOG_VAL2:
  349. .word 0x000000a0
  350. VAL_MPU_LOAD_TIMER:
  351. .word 0xffffffff
  352. VAL_MPU_CNTL_TIMER:
  353. .word 0xffffffa1
  354. /* command values */
  355. .equ CMD_SDRAM_NOP, 0x00000000
  356. .equ CMD_SDRAM_PRECHARGE, 0x00000001
  357. .equ CMD_SDRAM_AUTOREFRESH, 0x00000002
  358. .equ CMD_SDRAM_CKE_SET_HIGH, 0x00000007