top860.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147
  1. /*
  2. * (C) Copyright 2003
  3. * EMK Elektronik GmbH <www.emk-elektronik.de>
  4. * Reinhard Meyer <r.meyer@emk-elektronik.de>
  5. *
  6. * Board specific routines for the TOP860
  7. *
  8. * - initialisation
  9. * - interface to VPD data (mac address, clock speeds)
  10. * - memory controller
  11. * - serial io initialisation
  12. * - ethernet io initialisation
  13. *
  14. * -----------------------------------------------------------------
  15. * See file CREDITS for list of people who contributed to this
  16. * project.
  17. *
  18. * This program is free software; you can redistribute it and/or
  19. * modify it under the terms of the GNU General Public License as
  20. * published by the Free Software Foundation; either version 2 of
  21. * the License, or (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  31. * MA 02111-1307 USA
  32. */
  33. #include <common.h>
  34. #include <commproc.h>
  35. #include <mpc8xx.h>
  36. /*****************************************************************************
  37. * UPM table for 60ns EDO RAM at 25 MHz bus/external clock
  38. *****************************************************************************/
  39. static const uint edo_60ns_25MHz_tbl[] = {
  40. /* single read (offset 0x00 in upm ram) */
  41. 0x0ff3fc04,0x08f3fc04,0x00f3fc04,0x00f3fc00,
  42. 0x33f7fc07,0xfffffc05,0xfffffc05,0xfffffc05,
  43. /* burst read (offset 0x08 in upm ram) */
  44. 0x0ff3fc04,0x08f3fc04,0x00f3fc0c,0x0ff3fc40,
  45. 0x0cf3fc04,0x03f3fc48,0x0cf3fc04,0x03f3fc48,
  46. 0x0cf3fc04,0x03f3fc00,0x3ff7fc07,0xfffffc05,
  47. 0xfffffc05,0xfffffc05,0xfffffc05,0xfffffc05,
  48. /* single write (offset 0x18 in upm ram) */
  49. 0x0ffffc04,0x08fffc04,0x30fffc00,0xf1fffc07,
  50. 0xfffffc05,0xfffffc05,0xfffffc05,0xfffffc05,
  51. /* burst write (offset 0x20 in upm ram) */
  52. 0x0ffffc04,0x08fffc00,0x00fffc04,0x03fffc4c,
  53. 0x00fffc00,0x07fffc4c,0x00fffc00,0x0ffffc4c,
  54. 0x00fffc00,0x3ffffc07,0xfffffc05,0xfffffc05,
  55. 0xfffffc05,0xfffffc05,0xfffffc05,0xfffffc05,
  56. /* refresh (offset 0x30 in upm ram) */
  57. 0xc0fffc04,0x07fffc04,0x0ffffc04,0x0ffffc04,
  58. 0xfffffc05,0xfffffc05,0xfffffc05,0xfffffc05,
  59. 0xfffffc05,0xfffffc05,0xfffffc05,0xfffffc05,
  60. /* exception (offset 0x3C in upm ram) */
  61. 0xfffffc07,0xfffffc03,0xfffffc05,0xfffffc05,
  62. };
  63. /*****************************************************************************
  64. * Print Board Identity
  65. *****************************************************************************/
  66. int checkboard (void)
  67. {
  68. puts ("Board:"CONFIG_IDENT_STRING"\n");
  69. return (0);
  70. }
  71. /*****************************************************************************
  72. * Initialize DRAM controller
  73. *****************************************************************************/
  74. long int initdram (int board_type)
  75. {
  76. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  77. volatile memctl8xx_t *memctl = &immap->im_memctl;
  78. /*
  79. * Only initialize memory controller when running from FLASH.
  80. * When running from RAM, don't touch it.
  81. */
  82. if ((ulong) initdram & 0xff000000) {
  83. volatile uint *addr1, *addr2;
  84. uint i, j;
  85. upmconfig (UPMA, (uint *) edo_60ns_25MHz_tbl,
  86. sizeof (edo_60ns_25MHz_tbl) / sizeof (uint));
  87. memctl->memc_mptpr = 0x0200;
  88. memctl->memc_mamr = 0x0ca20330;
  89. memctl->memc_or2 = -CFG_DRAM_MAX | OR_CSNT_SAM;
  90. memctl->memc_br2 = CFG_DRAM_BASE | BR_MS_UPMA | BR_V;
  91. /*
  92. * Do 8 read accesses to DRAM
  93. */
  94. addr1 = (volatile uint *) 0;
  95. addr2 = (volatile uint *) 0x00400000;
  96. for (i = 0, j = 0; i < 8; i++)
  97. j = addr1[0];
  98. /*
  99. * Now check whether we got 4MB or 16MB populated
  100. */
  101. addr1[0] = 0x12345678;
  102. addr1[1] = 0x9abcdef0;
  103. addr2[0] = 0xfeedc0de;
  104. addr2[1] = 0x47110815;
  105. if (addr1[0] == 0xfeedc0de && addr1[1] == 0x47110815) {
  106. /* only 4MB populated */
  107. memctl->memc_or2 = -(CFG_DRAM_MAX / 4) | OR_CSNT_SAM;
  108. }
  109. }
  110. return -(memctl->memc_or2 & 0xffff0000);
  111. }
  112. /*****************************************************************************
  113. * prepare for FLASH detection
  114. *****************************************************************************/
  115. void flash_preinit(void)
  116. {
  117. }
  118. /*****************************************************************************
  119. * finalize FLASH setup
  120. *****************************************************************************/
  121. void flash_afterinit(uint bank, ulong start, ulong size)
  122. {
  123. }
  124. /*****************************************************************************
  125. * otherinits after RAM is there and we are relocated to RAM
  126. * note: though this is an int function, nobody cares for the result!
  127. *****************************************************************************/
  128. int misc_init_r (void)
  129. {
  130. /* read 'factory' part of EEPROM */
  131. extern void read_factory_r (void);
  132. read_factory_r ();
  133. return (0);
  134. }