hmi1001.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  30. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  31. #define CONFIG_HMI1001 1 /* HMI1001 board */
  32. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  33. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  34. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  35. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  36. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  37. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  38. #endif
  39. #define CONFIG_BOARD_EARLY_INIT_R
  40. /*
  41. * Serial console configuration
  42. */
  43. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  44. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  45. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  46. /*
  47. * Supported commands
  48. */
  49. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  50. CFG_CMD_DHCP | \
  51. CFG_CMD_NFS | \
  52. CFG_CMD_SNTP)
  53. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  54. #include <cmd_confdefs.h>
  55. #define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
  56. #if (TEXT_BASE == 0xFFF00000) /* Boot low */
  57. # define CFG_LOWBOOT 1
  58. #endif
  59. /*
  60. * Autobooting
  61. */
  62. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  63. #define CONFIG_PREBOOT "echo;" \
  64. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  65. "echo"
  66. #undef CONFIG_BOOTARGS
  67. #define CONFIG_EXTRA_ENV_SETTINGS \
  68. "netdev=eth0\0" \
  69. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  70. "nfsroot=$(serverip):$(rootpath)\0" \
  71. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  72. "addip=setenv bootargs $(bootargs) " \
  73. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
  74. ":$(hostname):$(netdev):off panic=1\0" \
  75. "flash_nfs=run nfsargs addip;" \
  76. "bootm $(kernel_addr)\0" \
  77. "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
  78. "rootpath=/opt/eldk/ppc_82xx\0" \
  79. ""
  80. #define CONFIG_BOOTCOMMAND "run net_nfs"
  81. /*
  82. * IPB Bus clocking configuration.
  83. */
  84. #undef CFG_IPBSPEED_133 /* define for 133MHz speed */
  85. /*
  86. * Flash configuration
  87. */
  88. #define CFG_FLASH_BASE 0xFF800000
  89. #define CFG_FLASH_SIZE 0x00800000 /* 8 MByte */
  90. #define CFG_MAX_FLASH_SECT 67 /* max num of sects on one chip */
  91. #define CFG_ENV_ADDR (TEXT_BASE+0x40000) /* second sector */
  92. #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
  93. (= chip selects) */
  94. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  95. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  96. #define CFG_FLASH_CFI_DRIVER
  97. #define CFG_FLASH_CFI
  98. #define CFG_FLASH_EMPTY_INFO
  99. #define CFG_FLASH_CFI_AMD_RESET
  100. /*
  101. * Environment settings
  102. */
  103. #define CFG_ENV_IS_IN_FLASH 1
  104. #define CFG_ENV_SIZE 0x4000
  105. #define CFG_ENV_SECT_SIZE 0x20000
  106. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SECT_SIZE)
  107. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  108. /*
  109. * Memory map
  110. */
  111. #define CFG_MBAR 0xF0000000
  112. #define CFG_SDRAM_BASE 0x00000000
  113. #define CFG_DEFAULT_MBAR 0x80000000
  114. /* Settings for XLB = 132 MHz */
  115. #define SDRAM_DDR 1
  116. #define SDRAM_MODE 0x018D0000
  117. #define SDRAM_EMODE 0x40090000
  118. #define SDRAM_CONTROL 0x714f0f00
  119. #define SDRAM_CONFIG1 0x73722930
  120. #define SDRAM_CONFIG2 0x47770000
  121. #define SDRAM_TAPDELAY 0x10000000
  122. /* Use ON-Chip SRAM until RAM will be available */
  123. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  124. #ifdef CONFIG_POST
  125. /* preserve space for the post_word at end of on-chip SRAM */
  126. #define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  127. #else
  128. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
  129. #endif
  130. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  131. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  132. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  133. #define CFG_MONITOR_BASE TEXT_BASE
  134. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  135. # define CFG_RAMBOOT 1
  136. #endif
  137. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  138. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  139. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  140. /*
  141. * Ethernet configuration
  142. */
  143. #define CONFIG_MPC5xxx_FEC 1
  144. #define CONFIG_PHY_ADDR 0x00
  145. /*
  146. * GPIO configuration
  147. */
  148. #define CFG_GPS_PORT_CONFIG 0x01051004
  149. /*
  150. * RTC configuration
  151. */
  152. #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
  153. /*
  154. * Miscellaneous configurable options
  155. */
  156. #define CFG_LONGHELP /* undef to save memory */
  157. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  158. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  159. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  160. #else
  161. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  162. #endif
  163. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  164. #define CFG_MAXARGS 16 /* max number of command args */
  165. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  166. /* Enable an alternate, more extensive memory test */
  167. #define CFG_ALT_MEMTEST
  168. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  169. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  170. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  171. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  172. /*
  173. * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
  174. * which is normally part of the default commands (CFV_CMD_DFL)
  175. */
  176. #define CONFIG_LOOPW
  177. /*
  178. * Various low-level settings
  179. */
  180. #if defined(CONFIG_MPC5200)
  181. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  182. #define CFG_HID0_FINAL HID0_ICE
  183. #else
  184. #define CFG_HID0_INIT 0
  185. #define CFG_HID0_FINAL 0
  186. #endif
  187. #define CFG_BOOTCS_START CFG_FLASH_BASE
  188. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  189. #define CFG_BOOTCS_CFG 0x0004FB00
  190. #define CFG_CS0_START CFG_FLASH_BASE
  191. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  192. /* 8Mbit SRAM @0x80100000 */
  193. #define CFG_CS1_START 0x80100000
  194. #define CFG_CS1_SIZE 0x00100000
  195. #define CFG_CS1_CFG 0x19B00
  196. /* FRAM 32Kbyte @0x80700000 */
  197. #define CFG_CS2_START 0x80700000
  198. #define CFG_CS2_SIZE 0x00008000
  199. #define CFG_CS2_CFG 0x19800
  200. /* Display H1, Status Inputs, EPLD @0x80600000 */
  201. #define CFG_CS3_START 0x80600000
  202. #define CFG_CS3_SIZE 0x00000210
  203. #define CFG_CS3_CFG 0x9800
  204. #define CFG_CS_BURST 0x00000000
  205. #define CFG_CS_DEADCYCLE 0x33333333
  206. #endif /* __CONFIG_H */