release.S 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183
  1. #include <config.h>
  2. #include <mpc85xx.h>
  3. #include <version.h>
  4. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  5. #include <ppc_asm.tmpl>
  6. #include <ppc_defs.h>
  7. #include <asm/cache.h>
  8. #include <asm/mmu.h>
  9. /* To boot secondary cpus, we need a place for them to start up.
  10. * Normally, they start at 0xfffffffc, but that's usually the
  11. * firmware, and we don't want to have to run the firmware again.
  12. * Instead, the primary cpu will set the BPTR to point here to
  13. * this page. We then set up the core, and head to
  14. * start_secondary. Note that this means that the code below
  15. * must never exceed 1023 instructions (the branch at the end
  16. * would then be the 1024th).
  17. */
  18. .globl __secondary_start_page
  19. .align 12
  20. __secondary_start_page:
  21. /* First do some preliminary setup */
  22. lis r3, HID0_EMCP@h /* enable machine check */
  23. ori r3,r3,HID0_TBEN@l /* enable Timebase */
  24. #ifdef CONFIG_PHYS_64BIT
  25. ori r3,r3,HID0_ENMAS7@l /* enable MAS7 updates */
  26. #endif
  27. mtspr SPRN_HID0,r3
  28. li r3,(HID1_ASTME|HID1_ABE)@l /* Addr streaming & broadcast */
  29. mtspr SPRN_HID1,r3
  30. /* Enable branch prediction */
  31. li r3,0x201
  32. mtspr SPRN_BUCSR,r3
  33. /* Enable/invalidate the I-Cache */
  34. mfspr r0,SPRN_L1CSR1
  35. ori r0,r0,(L1CSR1_ICFI|L1CSR1_ICE)
  36. mtspr SPRN_L1CSR1,r0
  37. isync
  38. /* Enable/invalidate the D-Cache */
  39. mfspr r0,SPRN_L1CSR0
  40. ori r0,r0,(L1CSR0_DCFI|L1CSR0_DCE)
  41. msync
  42. isync
  43. mtspr SPRN_L1CSR0,r0
  44. isync
  45. #define toreset(x) (x - __secondary_start_page + 0xfffff000)
  46. /* get our PIR to figure out our table entry */
  47. lis r3,toreset(__spin_table)@h
  48. ori r3,r3,toreset(__spin_table)@l
  49. /* r10 has the base address for the entry */
  50. mfspr r0,SPRN_PIR
  51. mr r4,r0
  52. slwi r8,r4,5
  53. add r10,r3,r8
  54. #define EPAPR_MAGIC (0x45504150)
  55. #define ENTRY_ADDR_UPPER 0
  56. #define ENTRY_ADDR_LOWER 4
  57. #define ENTRY_R3_UPPER 8
  58. #define ENTRY_R3_LOWER 12
  59. #define ENTRY_RESV 16
  60. #define ENTRY_PIR 20
  61. #define ENTRY_R6_UPPER 24
  62. #define ENTRY_R6_LOWER 28
  63. #define ENTRY_SIZE 32
  64. /* setup the entry */
  65. li r3,0
  66. li r8,1
  67. stw r0,ENTRY_PIR(r10)
  68. stw r3,ENTRY_ADDR_UPPER(r10)
  69. stw r8,ENTRY_ADDR_LOWER(r10)
  70. stw r3,ENTRY_R3_UPPER(r10)
  71. stw r4,ENTRY_R3_LOWER(r10)
  72. stw r3,ENTRY_R6_UPPER(r10)
  73. stw r3,ENTRY_R6_LOWER(r10)
  74. /* setup mapping for AS = 1, and jump there */
  75. lis r11,(MAS0_TLBSEL(1)|MAS0_ESEL(1))@h
  76. mtspr SPRN_MAS0,r11
  77. lis r11,(MAS1_VALID|MAS1_IPROT)@h
  78. ori r11,r11,(MAS1_TS|MAS1_TSIZE(BOOKE_PAGESZ_4K))@l
  79. mtspr SPRN_MAS1,r11
  80. lis r11,(0xfffff000|MAS2_I)@h
  81. ori r11,r11,(0xfffff000|MAS2_I)@l
  82. mtspr SPRN_MAS2,r11
  83. lis r11,(0xfffff000|MAS3_SX|MAS3_SW|MAS3_SR)@h
  84. ori r11,r11,(0xfffff000|MAS3_SX|MAS3_SW|MAS3_SR)@l
  85. mtspr SPRN_MAS3,r11
  86. tlbwe
  87. bl 1f
  88. 1: mflr r11
  89. addi r11,r11,28
  90. mfmsr r13
  91. ori r12,r13,MSR_IS|MSR_DS@l
  92. mtspr SPRN_SRR0,r11
  93. mtspr SPRN_SRR1,r12
  94. rfi
  95. /* spin waiting for addr */
  96. 2:
  97. lwz r4,ENTRY_ADDR_LOWER(r10)
  98. andi. r11,r4,1
  99. bne 2b
  100. isync
  101. /* get the upper bits of the addr */
  102. lwz r11,ENTRY_ADDR_UPPER(r10)
  103. /* setup branch addr */
  104. mtspr SPRN_SRR0,r4
  105. /* mark the entry as released */
  106. li r8,3
  107. stw r8,ENTRY_ADDR_LOWER(r10)
  108. /* mask by ~64M to setup our tlb we will jump to */
  109. rlwinm r12,r4,0,0,5
  110. /* setup r3, r4, r5, r6, r7, r8, r9 */
  111. lwz r3,ENTRY_R3_LOWER(r10)
  112. li r4,0
  113. li r5,0
  114. lwz r6,ENTRY_R6_LOWER(r10)
  115. lis r7,(64*1024*1024)@h
  116. li r8,0
  117. li r9,0
  118. /* load up the pir */
  119. lwz r0,ENTRY_PIR(r10)
  120. mtspr SPRN_PIR,r0
  121. mfspr r0,SPRN_PIR
  122. stw r0,ENTRY_PIR(r10)
  123. /*
  124. * Coming here, we know the cpu has one TLB mapping in TLB1[0]
  125. * which maps 0xfffff000-0xffffffff one-to-one. We set up a
  126. * second mapping that maps addr 1:1 for 64M, and then we jump to
  127. * addr
  128. */
  129. lis r10,(MAS0_TLBSEL(1)|MAS0_ESEL(0))@h
  130. mtspr SPRN_MAS0,r10
  131. lis r10,(MAS1_VALID|MAS1_IPROT)@h
  132. ori r10,r10,(MAS1_TSIZE(BOOKE_PAGESZ_64M))@l
  133. mtspr SPRN_MAS1,r10
  134. /* WIMGE = 0b00000 for now */
  135. mtspr SPRN_MAS2,r12
  136. ori r12,r12,(MAS3_SX|MAS3_SW|MAS3_SR)
  137. mtspr SPRN_MAS3,r12
  138. #ifdef CONFIG_ENABLE_36BIT_PHYS
  139. mtspr SPRN_MAS7,r11
  140. #endif
  141. tlbwe
  142. /* Now we have another mapping for this page, so we jump to that
  143. * mapping
  144. */
  145. mtspr SPRN_SRR1,r13
  146. rfi
  147. .align L1_CACHE_SHIFT
  148. .globl __spin_table
  149. __spin_table:
  150. .space CONFIG_NR_CPUS*ENTRY_SIZE
  151. /* Fill in the empty space. The actual reset vector is
  152. * the last word of the page */
  153. __secondary_start_code_end:
  154. .space 4092 - (__secondary_start_code_end - __secondary_start_page)
  155. __secondary_reset_vector:
  156. b __secondary_start_page