mii.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319
  1. /*
  2. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  3. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/fec.h>
  25. #include <asm/immap.h>
  26. #include <config.h>
  27. #include <net.h>
  28. DECLARE_GLOBAL_DATA_PTR;
  29. #if defined(CONFIG_CMD_NET) && defined(CONFIG_NET_MULTI)
  30. #undef MII_DEBUG
  31. #undef ET_DEBUG
  32. int fecpin_setclear(struct eth_device *dev, int setclear)
  33. {
  34. struct fec_info_s *info = (struct fec_info_s *) dev->priv;
  35. volatile gpio_t *gpio = (gpio_t *)MMAP_GPIO;
  36. if (setclear) {
  37. /* Enable Ethernet pins */
  38. if (info->iobase == CONFIG_SYS_FEC0_IOBASE) {
  39. gpio->par_feci2c |= 0x0F00;
  40. gpio->par_fec0hl |= 0xC0;
  41. } else {
  42. gpio->par_feci2c |= 0x00A0;
  43. gpio->par_fec1hl |= 0xC0;
  44. }
  45. } else {
  46. if (info->iobase == CONFIG_SYS_FEC0_IOBASE) {
  47. gpio->par_feci2c &= ~0x0F00;
  48. gpio->par_fec0hl &= ~0xC0;
  49. } else {
  50. gpio->par_feci2c &= ~0x00A0;
  51. gpio->par_fec1hl &= ~0xC0;
  52. }
  53. }
  54. return 0;
  55. }
  56. #if defined(CONFIG_SYS_DISCOVER_PHY) || defined(CONFIG_CMD_MII)
  57. #include <miiphy.h>
  58. /* Make MII read/write commands for the FEC. */
  59. #define mk_mii_read(ADDR, REG) (0x60020000 | ((ADDR << 23) | (REG & 0x1f) << 18))
  60. #define mk_mii_write(ADDR, REG, VAL) (0x50020000 | ((ADDR << 23) | (REG & 0x1f) << 18) | (VAL & 0xffff))
  61. /* PHY identification */
  62. #define PHY_ID_LXT970 0x78100000 /* LXT970 */
  63. #define PHY_ID_LXT971 0x001378e0 /* LXT971 and 972 */
  64. #define PHY_ID_82555 0x02a80150 /* Intel 82555 */
  65. #define PHY_ID_QS6612 0x01814400 /* QS6612 */
  66. #define PHY_ID_AMD79C784 0x00225610 /* AMD 79C784 */
  67. #define PHY_ID_LSI80225 0x0016f870 /* LSI 80225 */
  68. #define PHY_ID_LSI80225B 0x0016f880 /* LSI 80225/B */
  69. #define PHY_ID_DP83848VV 0x20005C90 /* National 83848 */
  70. #define PHY_ID_DP83849 0x20005CA2 /* National 82849 */
  71. #define PHY_ID_KS8721BL 0x00221619 /* Micrel KS8721BL/SL */
  72. #define STR_ID_LXT970 "LXT970"
  73. #define STR_ID_LXT971 "LXT971"
  74. #define STR_ID_82555 "Intel82555"
  75. #define STR_ID_QS6612 "QS6612"
  76. #define STR_ID_AMD79C784 "AMD79C784"
  77. #define STR_ID_LSI80225 "LSI80225"
  78. #define STR_ID_LSI80225B "LSI80225/B"
  79. #define STR_ID_DP83848VV "N83848"
  80. #define STR_ID_DP83849 "N83849"
  81. #define STR_ID_KS8721BL "KS8721BL"
  82. /****************************************************************************
  83. * mii_init -- Initialize the MII for MII command without ethernet
  84. * This function is a subset of eth_init
  85. ****************************************************************************
  86. */
  87. void mii_reset(struct fec_info_s *info)
  88. {
  89. volatile fec_t *fecp = (fec_t *) (info->miibase);
  90. int i;
  91. fecp->ecr = FEC_ECR_RESET;
  92. for (i = 0; (fecp->ecr & FEC_ECR_RESET) && (i < FEC_RESET_DELAY); ++i) {
  93. udelay(1);
  94. }
  95. if (i == FEC_RESET_DELAY) {
  96. printf("FEC_RESET_DELAY timeout\n");
  97. }
  98. }
  99. /* send command to phy using mii, wait for result */
  100. uint mii_send(uint mii_cmd)
  101. {
  102. struct fec_info_s *info;
  103. struct eth_device *dev;
  104. volatile fec_t *ep;
  105. uint mii_reply;
  106. int j = 0;
  107. /* retrieve from register structure */
  108. dev = eth_get_dev();
  109. info = dev->priv;
  110. ep = (fec_t *) info->miibase;
  111. ep->mmfr = mii_cmd; /* command to phy */
  112. /* wait for mii complete */
  113. while (!(ep->eir & FEC_EIR_MII) && (j < MCFFEC_TOUT_LOOP)) {
  114. udelay(1);
  115. j++;
  116. }
  117. if (j >= MCFFEC_TOUT_LOOP) {
  118. printf("MII not complete\n");
  119. return -1;
  120. }
  121. mii_reply = ep->mmfr; /* result from phy */
  122. ep->eir = FEC_EIR_MII; /* clear MII complete */
  123. #ifdef ET_DEBUG
  124. printf("%s[%d] %s: sent=0x%8.8x, reply=0x%8.8x\n",
  125. __FILE__, __LINE__, __FUNCTION__, mii_cmd, mii_reply);
  126. #endif
  127. return (mii_reply & 0xffff); /* data read from phy */
  128. }
  129. #endif /* CONFIG_SYS_DISCOVER_PHY || (CONFIG_COMMANDS & CONFIG_CMD_MII) */
  130. #if defined(CONFIG_SYS_DISCOVER_PHY)
  131. int mii_discover_phy(struct eth_device *dev)
  132. {
  133. #define MAX_PHY_PASSES 11
  134. struct fec_info_s *info = dev->priv;
  135. int phyaddr, pass;
  136. uint phyno, phytype;
  137. if (info->phyname_init)
  138. return info->phy_addr;
  139. phyaddr = -1; /* didn't find a PHY yet */
  140. for (pass = 1; pass <= MAX_PHY_PASSES && phyaddr < 0; ++pass) {
  141. if (pass > 1) {
  142. /* PHY may need more time to recover from reset.
  143. * The LXT970 needs 50ms typical, no maximum is
  144. * specified, so wait 10ms before try again.
  145. * With 11 passes this gives it 100ms to wake up.
  146. */
  147. udelay(10000); /* wait 10ms */
  148. }
  149. for (phyno = 0; phyno < 32 && phyaddr < 0; ++phyno) {
  150. phytype = mii_send(mk_mii_read(phyno, PHY_PHYIDR1));
  151. #ifdef ET_DEBUG
  152. printf("PHY type 0x%x pass %d type\n", phytype, pass);
  153. #endif
  154. if (phytype != 0xffff) {
  155. phyaddr = phyno;
  156. phytype <<= 16;
  157. phytype |=
  158. mii_send(mk_mii_read(phyno, PHY_PHYIDR2));
  159. switch (phytype & 0xffffffff) {
  160. case PHY_ID_KS8721BL:
  161. strcpy(info->phy_name,
  162. STR_ID_KS8721BL);
  163. info->phyname_init = 1;
  164. break;
  165. default:
  166. strcpy(info->phy_name, "unknown");
  167. info->phyname_init = 1;
  168. break;
  169. }
  170. #ifdef ET_DEBUG
  171. printf("PHY @ 0x%x pass %d type ", phyno, pass);
  172. switch (phytype & 0xffffffff) {
  173. case PHY_ID_KS8721BL:
  174. printf(STR_ID_KS8721BL);
  175. break;
  176. default:
  177. printf("0x%08x\n", phytype);
  178. break;
  179. }
  180. #endif
  181. }
  182. }
  183. }
  184. if (phyaddr < 0)
  185. printf("No PHY device found.\n");
  186. return phyaddr;
  187. }
  188. #endif /* CONFIG_SYS_DISCOVER_PHY */
  189. void mii_init(void) __attribute__((weak,alias("__mii_init")));
  190. void __mii_init(void)
  191. {
  192. volatile fec_t *fecp;
  193. struct fec_info_s *info;
  194. struct eth_device *dev;
  195. int miispd = 0, i = 0;
  196. u16 autoneg = 0;
  197. /* retrieve from register structure */
  198. dev = eth_get_dev();
  199. info = dev->priv;
  200. fecp = (fec_t *) info->miibase;
  201. fecpin_setclear(dev, 1);
  202. mii_reset(info);
  203. /* We use strictly polling mode only */
  204. fecp->eimr = 0;
  205. /* Clear any pending interrupt */
  206. fecp->eir = 0xffffffff;
  207. /* Set MII speed */
  208. miispd = (gd->bus_clk / 1000000) / 5;
  209. fecp->mscr = miispd << 1;
  210. info->phy_addr = mii_discover_phy(dev);
  211. #define AUTONEGLINK (PHY_BMSR_AUTN_COMP | PHY_BMSR_LS)
  212. while (i < MCFFEC_TOUT_LOOP) {
  213. autoneg = 0;
  214. miiphy_read(dev->name, info->phy_addr, PHY_BMSR, &autoneg);
  215. i++;
  216. if ((autoneg & AUTONEGLINK) == AUTONEGLINK)
  217. break;
  218. udelay(500);
  219. }
  220. if (i >= MCFFEC_TOUT_LOOP) {
  221. printf("Auto Negotiation not complete\n");
  222. }
  223. /* adapt to the half/full speed settings */
  224. info->dup_spd = miiphy_duplex(dev->name, info->phy_addr) << 16;
  225. info->dup_spd |= miiphy_speed(dev->name, info->phy_addr);
  226. }
  227. /*****************************************************************************
  228. * Read and write a MII PHY register, routines used by MII Utilities
  229. *
  230. * FIXME: These routines are expected to return 0 on success, but mii_send
  231. * does _not_ return an error code. Maybe 0xFFFF means error, i.e.
  232. * no PHY connected...
  233. * For now always return 0.
  234. * FIXME: These routines only work after calling eth_init() at least once!
  235. * Otherwise they hang in mii_send() !!! Sorry!
  236. *****************************************************************************/
  237. int mcffec_miiphy_read(char *devname, unsigned char addr, unsigned char reg,
  238. unsigned short *value)
  239. {
  240. short rdreg; /* register working value */
  241. #ifdef MII_DEBUG
  242. printf("miiphy_read(0x%x) @ 0x%x = ", reg, addr);
  243. #endif
  244. rdreg = mii_send(mk_mii_read(addr, reg));
  245. *value = rdreg;
  246. #ifdef MII_DEBUG
  247. printf("0x%04x\n", *value);
  248. #endif
  249. return 0;
  250. }
  251. int mcffec_miiphy_write(char *devname, unsigned char addr, unsigned char reg,
  252. unsigned short value)
  253. {
  254. short rdreg; /* register working value */
  255. #ifdef MII_DEBUG
  256. printf("miiphy_write(0x%x) @ 0x%x = ", reg, addr);
  257. #endif
  258. rdreg = mii_send(mk_mii_write(addr, reg, value));
  259. #ifdef MII_DEBUG
  260. printf("0x%04x\n", value);
  261. #endif
  262. return 0;
  263. }
  264. #endif /* CONFIG_CMD_NET, FEC_ENET & NET_MULTI */