44x_spd_ddr.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426
  1. /*
  2. * cpu/ppc4xx/44x_spd_ddr.c
  3. * This SPD DDR detection code supports IBM/AMCC PPC44x cpu with a
  4. * DDR controller. Those are 440GP/GX/EP/GR.
  5. *
  6. * (C) Copyright 2001
  7. * Bill Hunter, Wave 7 Optics, williamhunter@attbi.com
  8. *
  9. * Based on code by:
  10. *
  11. * Kenneth Johansson ,Ericsson AB.
  12. * kenneth.johansson@etx.ericsson.se
  13. *
  14. * hacked up by bill hunter. fixed so we could run before
  15. * serial_init and console_init. previous version avoided this by
  16. * running out of cache memory during serial/console init, then running
  17. * this code later.
  18. *
  19. * (C) Copyright 2002
  20. * Jun Gu, Artesyn Technology, jung@artesyncp.com
  21. * Support for AMCC 440 based on OpenBIOS draminit.c from IBM.
  22. *
  23. * (C) Copyright 2005
  24. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  25. *
  26. * See file CREDITS for list of people who contributed to this
  27. * project.
  28. *
  29. * This program is free software; you can redistribute it and/or
  30. * modify it under the terms of the GNU General Public License as
  31. * published by the Free Software Foundation; either version 2 of
  32. * the License, or (at your option) any later version.
  33. *
  34. * This program is distributed in the hope that it will be useful,
  35. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  36. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  37. * GNU General Public License for more details.
  38. *
  39. * You should have received a copy of the GNU General Public License
  40. * along with this program; if not, write to the Free Software
  41. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  42. * MA 02111-1307 USA
  43. */
  44. #include <common.h>
  45. #include <asm/processor.h>
  46. #include <i2c.h>
  47. #include <ppc4xx.h>
  48. #if defined(CONFIG_SPD_EEPROM) && \
  49. (defined(CONFIG_440GP) || defined(CONFIG_440GX) || \
  50. defined(CONFIG_440EP) || defined(CONFIG_440GR))
  51. /*
  52. * Set default values
  53. */
  54. #ifndef CFG_I2C_SPEED
  55. #define CFG_I2C_SPEED 50000
  56. #endif
  57. #ifndef CFG_I2C_SLAVE
  58. #define CFG_I2C_SLAVE 0xFE
  59. #endif
  60. #define ONE_BILLION 1000000000
  61. /*-----------------------------------------------------------------------------
  62. | Memory Controller Options 0
  63. +-----------------------------------------------------------------------------*/
  64. #define SDRAM_CFG0_DCEN 0x80000000 /* SDRAM Controller Enable */
  65. #define SDRAM_CFG0_MCHK_MASK 0x30000000 /* Memory data errchecking mask */
  66. #define SDRAM_CFG0_MCHK_NON 0x00000000 /* No ECC generation */
  67. #define SDRAM_CFG0_MCHK_GEN 0x20000000 /* ECC generation */
  68. #define SDRAM_CFG0_MCHK_CHK 0x30000000 /* ECC generation and checking */
  69. #define SDRAM_CFG0_RDEN 0x08000000 /* Registered DIMM enable */
  70. #define SDRAM_CFG0_PMUD 0x04000000 /* Page management unit */
  71. #define SDRAM_CFG0_DMWD_MASK 0x02000000 /* DRAM width mask */
  72. #define SDRAM_CFG0_DMWD_32 0x00000000 /* 32 bits */
  73. #define SDRAM_CFG0_DMWD_64 0x02000000 /* 64 bits */
  74. #define SDRAM_CFG0_UIOS_MASK 0x00C00000 /* Unused IO State */
  75. #define SDRAM_CFG0_PDP 0x00200000 /* Page deallocation policy */
  76. /*-----------------------------------------------------------------------------
  77. | Memory Controller Options 1
  78. +-----------------------------------------------------------------------------*/
  79. #define SDRAM_CFG1_SRE 0x80000000 /* Self-Refresh Entry */
  80. #define SDRAM_CFG1_PMEN 0x40000000 /* Power Management Enable */
  81. /*-----------------------------------------------------------------------------+
  82. | SDRAM DEVPOT Options
  83. +-----------------------------------------------------------------------------*/
  84. #define SDRAM_DEVOPT_DLL 0x80000000
  85. #define SDRAM_DEVOPT_DS 0x40000000
  86. /*-----------------------------------------------------------------------------+
  87. | SDRAM MCSTS Options
  88. +-----------------------------------------------------------------------------*/
  89. #define SDRAM_MCSTS_MRSC 0x80000000
  90. #define SDRAM_MCSTS_SRMS 0x40000000
  91. #define SDRAM_MCSTS_CIS 0x20000000
  92. /*-----------------------------------------------------------------------------
  93. | SDRAM Refresh Timer Register
  94. +-----------------------------------------------------------------------------*/
  95. #define SDRAM_RTR_RINT_MASK 0xFFFF0000
  96. #define SDRAM_RTR_RINT_ENCODE(n) (((n) << 16) & SDRAM_RTR_RINT_MASK)
  97. #define sdram_HZ_to_ns(hertz) (1000000000/(hertz))
  98. /*-----------------------------------------------------------------------------+
  99. | SDRAM UABus Base Address Reg
  100. +-----------------------------------------------------------------------------*/
  101. #define SDRAM_UABBA_UBBA_MASK 0x0000000F
  102. /*-----------------------------------------------------------------------------+
  103. | Memory Bank 0-7 configuration
  104. +-----------------------------------------------------------------------------*/
  105. #define SDRAM_BXCR_SDBA_MASK 0xff800000 /* Base address */
  106. #define SDRAM_BXCR_SDSZ_MASK 0x000e0000 /* Size */
  107. #define SDRAM_BXCR_SDSZ_8 0x00020000 /* 8M */
  108. #define SDRAM_BXCR_SDSZ_16 0x00040000 /* 16M */
  109. #define SDRAM_BXCR_SDSZ_32 0x00060000 /* 32M */
  110. #define SDRAM_BXCR_SDSZ_64 0x00080000 /* 64M */
  111. #define SDRAM_BXCR_SDSZ_128 0x000a0000 /* 128M */
  112. #define SDRAM_BXCR_SDSZ_256 0x000c0000 /* 256M */
  113. #define SDRAM_BXCR_SDSZ_512 0x000e0000 /* 512M */
  114. #define SDRAM_BXCR_SDAM_MASK 0x0000e000 /* Addressing mode */
  115. #define SDRAM_BXCR_SDAM_1 0x00000000 /* Mode 1 */
  116. #define SDRAM_BXCR_SDAM_2 0x00002000 /* Mode 2 */
  117. #define SDRAM_BXCR_SDAM_3 0x00004000 /* Mode 3 */
  118. #define SDRAM_BXCR_SDAM_4 0x00006000 /* Mode 4 */
  119. #define SDRAM_BXCR_SDBE 0x00000001 /* Memory Bank Enable */
  120. /*-----------------------------------------------------------------------------+
  121. | SDRAM TR0 Options
  122. +-----------------------------------------------------------------------------*/
  123. #define SDRAM_TR0_SDWR_MASK 0x80000000
  124. #define SDRAM_TR0_SDWR_2_CLK 0x00000000
  125. #define SDRAM_TR0_SDWR_3_CLK 0x80000000
  126. #define SDRAM_TR0_SDWD_MASK 0x40000000
  127. #define SDRAM_TR0_SDWD_0_CLK 0x00000000
  128. #define SDRAM_TR0_SDWD_1_CLK 0x40000000
  129. #define SDRAM_TR0_SDCL_MASK 0x01800000
  130. #define SDRAM_TR0_SDCL_2_0_CLK 0x00800000
  131. #define SDRAM_TR0_SDCL_2_5_CLK 0x01000000
  132. #define SDRAM_TR0_SDCL_3_0_CLK 0x01800000
  133. #define SDRAM_TR0_SDPA_MASK 0x000C0000
  134. #define SDRAM_TR0_SDPA_2_CLK 0x00040000
  135. #define SDRAM_TR0_SDPA_3_CLK 0x00080000
  136. #define SDRAM_TR0_SDPA_4_CLK 0x000C0000
  137. #define SDRAM_TR0_SDCP_MASK 0x00030000
  138. #define SDRAM_TR0_SDCP_2_CLK 0x00000000
  139. #define SDRAM_TR0_SDCP_3_CLK 0x00010000
  140. #define SDRAM_TR0_SDCP_4_CLK 0x00020000
  141. #define SDRAM_TR0_SDCP_5_CLK 0x00030000
  142. #define SDRAM_TR0_SDLD_MASK 0x0000C000
  143. #define SDRAM_TR0_SDLD_1_CLK 0x00000000
  144. #define SDRAM_TR0_SDLD_2_CLK 0x00004000
  145. #define SDRAM_TR0_SDRA_MASK 0x0000001C
  146. #define SDRAM_TR0_SDRA_6_CLK 0x00000000
  147. #define SDRAM_TR0_SDRA_7_CLK 0x00000004
  148. #define SDRAM_TR0_SDRA_8_CLK 0x00000008
  149. #define SDRAM_TR0_SDRA_9_CLK 0x0000000C
  150. #define SDRAM_TR0_SDRA_10_CLK 0x00000010
  151. #define SDRAM_TR0_SDRA_11_CLK 0x00000014
  152. #define SDRAM_TR0_SDRA_12_CLK 0x00000018
  153. #define SDRAM_TR0_SDRA_13_CLK 0x0000001C
  154. #define SDRAM_TR0_SDRD_MASK 0x00000003
  155. #define SDRAM_TR0_SDRD_2_CLK 0x00000001
  156. #define SDRAM_TR0_SDRD_3_CLK 0x00000002
  157. #define SDRAM_TR0_SDRD_4_CLK 0x00000003
  158. /*-----------------------------------------------------------------------------+
  159. | SDRAM TR1 Options
  160. +-----------------------------------------------------------------------------*/
  161. #define SDRAM_TR1_RDSS_MASK 0xC0000000
  162. #define SDRAM_TR1_RDSS_TR0 0x00000000
  163. #define SDRAM_TR1_RDSS_TR1 0x40000000
  164. #define SDRAM_TR1_RDSS_TR2 0x80000000
  165. #define SDRAM_TR1_RDSS_TR3 0xC0000000
  166. #define SDRAM_TR1_RDSL_MASK 0x00C00000
  167. #define SDRAM_TR1_RDSL_STAGE1 0x00000000
  168. #define SDRAM_TR1_RDSL_STAGE2 0x00400000
  169. #define SDRAM_TR1_RDSL_STAGE3 0x00800000
  170. #define SDRAM_TR1_RDCD_MASK 0x00000800
  171. #define SDRAM_TR1_RDCD_RCD_0_0 0x00000000
  172. #define SDRAM_TR1_RDCD_RCD_1_2 0x00000800
  173. #define SDRAM_TR1_RDCT_MASK 0x000001FF
  174. #define SDRAM_TR1_RDCT_ENCODE(x) (((x) << 0) & SDRAM_TR1_RDCT_MASK)
  175. #define SDRAM_TR1_RDCT_DECODE(x) (((x) & SDRAM_TR1_RDCT_MASK) >> 0)
  176. #define SDRAM_TR1_RDCT_MIN 0x00000000
  177. #define SDRAM_TR1_RDCT_MAX 0x000001FF
  178. /*-----------------------------------------------------------------------------+
  179. | SDRAM WDDCTR Options
  180. +-----------------------------------------------------------------------------*/
  181. #define SDRAM_WDDCTR_WRCP_MASK 0xC0000000
  182. #define SDRAM_WDDCTR_WRCP_0DEG 0x00000000
  183. #define SDRAM_WDDCTR_WRCP_90DEG 0x40000000
  184. #define SDRAM_WDDCTR_WRCP_180DEG 0x80000000
  185. #define SDRAM_WDDCTR_DCD_MASK 0x000001FF
  186. /*-----------------------------------------------------------------------------+
  187. | SDRAM CLKTR Options
  188. +-----------------------------------------------------------------------------*/
  189. #define SDRAM_CLKTR_CLKP_MASK 0xC0000000
  190. #define SDRAM_CLKTR_CLKP_0DEG 0x00000000
  191. #define SDRAM_CLKTR_CLKP_90DEG 0x40000000
  192. #define SDRAM_CLKTR_CLKP_180DEG 0x80000000
  193. #define SDRAM_CLKTR_DCDT_MASK 0x000001FF
  194. /*-----------------------------------------------------------------------------+
  195. | SDRAM DLYCAL Options
  196. +-----------------------------------------------------------------------------*/
  197. #define SDRAM_DLYCAL_DLCV_MASK 0x000003FC
  198. #define SDRAM_DLYCAL_DLCV_ENCODE(x) (((x)<<2) & SDRAM_DLYCAL_DLCV_MASK)
  199. #define SDRAM_DLYCAL_DLCV_DECODE(x) (((x) & SDRAM_DLYCAL_DLCV_MASK)>>2)
  200. /*-----------------------------------------------------------------------------+
  201. | General Definition
  202. +-----------------------------------------------------------------------------*/
  203. #define DEFAULT_SPD_ADDR1 0x53
  204. #define DEFAULT_SPD_ADDR2 0x52
  205. #define MAXBANKS 4 /* at most 4 dimm banks */
  206. #define MAX_SPD_BYTES 256
  207. #define NUMHALFCYCLES 4
  208. #define NUMMEMTESTS 8
  209. #define NUMMEMWORDS 8
  210. #define MAXBXCR 4
  211. #define TRUE 1
  212. #define FALSE 0
  213. const unsigned long test[NUMMEMTESTS][NUMMEMWORDS] = {
  214. {0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  215. 0xFFFFFFFF, 0xFFFFFFFF},
  216. {0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  217. 0x00000000, 0x00000000},
  218. {0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  219. 0x55555555, 0x55555555},
  220. {0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  221. 0xAAAAAAAA, 0xAAAAAAAA},
  222. {0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  223. 0x5A5A5A5A, 0x5A5A5A5A},
  224. {0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  225. 0xA5A5A5A5, 0xA5A5A5A5},
  226. {0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55,
  227. 0x55AA55AA, 0x55AA55AA},
  228. {0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  229. 0xAA55AA55, 0xAA55AA55}
  230. };
  231. /* bank_parms is used to sort the bank sizes by descending order */
  232. struct bank_param {
  233. unsigned long cr;
  234. unsigned long bank_size_bytes;
  235. };
  236. typedef struct bank_param BANKPARMS;
  237. #ifdef CFG_SIMULATE_SPD_EEPROM
  238. extern unsigned char cfg_simulate_spd_eeprom[128];
  239. #endif
  240. unsigned char spd_read(uchar chip, uint addr);
  241. void get_spd_info(unsigned long* dimm_populated,
  242. unsigned char* iic0_dimm_addr,
  243. unsigned long num_dimm_banks);
  244. void check_mem_type
  245. (unsigned long* dimm_populated,
  246. unsigned char* iic0_dimm_addr,
  247. unsigned long num_dimm_banks);
  248. void check_volt_type
  249. (unsigned long* dimm_populated,
  250. unsigned char* iic0_dimm_addr,
  251. unsigned long num_dimm_banks);
  252. void program_cfg0(unsigned long* dimm_populated,
  253. unsigned char* iic0_dimm_addr,
  254. unsigned long num_dimm_banks);
  255. void program_cfg1(unsigned long* dimm_populated,
  256. unsigned char* iic0_dimm_addr,
  257. unsigned long num_dimm_banks);
  258. void program_rtr (unsigned long* dimm_populated,
  259. unsigned char* iic0_dimm_addr,
  260. unsigned long num_dimm_banks);
  261. void program_tr0 (unsigned long* dimm_populated,
  262. unsigned char* iic0_dimm_addr,
  263. unsigned long num_dimm_banks);
  264. void program_tr1 (void);
  265. void program_ecc (unsigned long num_bytes);
  266. unsigned
  267. long program_bxcr(unsigned long* dimm_populated,
  268. unsigned char* iic0_dimm_addr,
  269. unsigned long num_dimm_banks);
  270. /*
  271. * This function is reading data from the DIMM module EEPROM over the SPD bus
  272. * and uses that to program the sdram controller.
  273. *
  274. * This works on boards that has the same schematics that the AMCC walnut has.
  275. *
  276. * BUG: Don't handle ECC memory
  277. * BUG: A few values in the TR register is currently hardcoded
  278. */
  279. long int spd_sdram(void) {
  280. unsigned char iic0_dimm_addr[] = SPD_EEPROM_ADDRESS;
  281. unsigned long dimm_populated[sizeof(iic0_dimm_addr)];
  282. unsigned long total_size;
  283. unsigned long cfg0;
  284. unsigned long mcsts;
  285. unsigned long num_dimm_banks; /* on board dimm banks */
  286. num_dimm_banks = sizeof(iic0_dimm_addr);
  287. /*
  288. * Make sure I2C controller is initialized
  289. * before continuing.
  290. */
  291. i2c_init(CFG_I2C_SPEED, CFG_I2C_SLAVE);
  292. /*
  293. * Read the SPD information using I2C interface. Check to see if the
  294. * DIMM slots are populated.
  295. */
  296. get_spd_info(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  297. /*
  298. * Check the memory type for the dimms plugged.
  299. */
  300. check_mem_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  301. /*
  302. * Check the voltage type for the dimms plugged.
  303. */
  304. check_volt_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  305. #if defined(CONFIG_440GX) || defined(CONFIG_440EP) || defined(CONFIG_440GR) || defined(CONFIG_440SP)
  306. /*
  307. * Soft-reset SDRAM controller.
  308. */
  309. mtsdr(sdr_srst, SDR0_SRST_DMC);
  310. mtsdr(sdr_srst, 0x00000000);
  311. #endif
  312. /*
  313. * program 440GP SDRAM controller options (SDRAM0_CFG0)
  314. */
  315. program_cfg0(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  316. /*
  317. * program 440GP SDRAM controller options (SDRAM0_CFG1)
  318. */
  319. program_cfg1(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  320. /*
  321. * program SDRAM refresh register (SDRAM0_RTR)
  322. */
  323. program_rtr(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  324. /*
  325. * program SDRAM Timing Register 0 (SDRAM0_TR0)
  326. */
  327. program_tr0(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  328. /*
  329. * program the BxCR registers to find out total sdram installed
  330. */
  331. total_size = program_bxcr(dimm_populated, iic0_dimm_addr,
  332. num_dimm_banks);
  333. /*
  334. * program SDRAM Clock Timing Register (SDRAM0_CLKTR)
  335. */
  336. mtsdram(mem_clktr, 0x40000000);
  337. /*
  338. * delay to ensure 200 usec has elapsed
  339. */
  340. udelay(400);
  341. /*
  342. * enable the memory controller
  343. */
  344. mfsdram(mem_cfg0, cfg0);
  345. mtsdram(mem_cfg0, cfg0 | SDRAM_CFG0_DCEN);
  346. /*
  347. * wait for SDRAM_CFG0_DC_EN to complete
  348. */
  349. while (1) {
  350. mfsdram(mem_mcsts, mcsts);
  351. if ((mcsts & SDRAM_MCSTS_MRSC) != 0) {
  352. break;
  353. }
  354. }
  355. /*
  356. * program SDRAM Timing Register 1, adding some delays
  357. */
  358. program_tr1();
  359. /*
  360. * if ECC is enabled, initialize parity bits
  361. */
  362. return total_size;
  363. }
  364. unsigned char spd_read(uchar chip, uint addr)
  365. {
  366. unsigned char data[2];
  367. #ifdef CFG_SIMULATE_SPD_EEPROM
  368. if (chip == CFG_SIMULATE_SPD_EEPROM) {
  369. /*
  370. * Onboard spd eeprom requested -> simulate values
  371. */
  372. return cfg_simulate_spd_eeprom[addr];
  373. }
  374. #endif /* CFG_SIMULATE_SPD_EEPROM */
  375. if (i2c_probe(chip) == 0) {
  376. if (i2c_read(chip, addr, 1, data, 1) == 0) {
  377. return data[0];
  378. }
  379. }
  380. return 0;
  381. }
  382. void get_spd_info(unsigned long* dimm_populated,
  383. unsigned char* iic0_dimm_addr,
  384. unsigned long num_dimm_banks)
  385. {
  386. unsigned long dimm_num;
  387. unsigned long dimm_found;
  388. unsigned char num_of_bytes;
  389. unsigned char total_size;
  390. dimm_found = FALSE;
  391. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  392. num_of_bytes = 0;
  393. total_size = 0;
  394. num_of_bytes = spd_read(iic0_dimm_addr[dimm_num], 0);
  395. total_size = spd_read(iic0_dimm_addr[dimm_num], 1);
  396. if ((num_of_bytes != 0) && (total_size != 0)) {
  397. dimm_populated[dimm_num] = TRUE;
  398. dimm_found = TRUE;
  399. #if 0
  400. printf("DIMM slot %lu: populated\n", dimm_num);
  401. #endif
  402. } else {
  403. dimm_populated[dimm_num] = FALSE;
  404. #if 0
  405. printf("DIMM slot %lu: Not populated\n", dimm_num);
  406. #endif
  407. }
  408. }
  409. if (dimm_found == FALSE) {
  410. printf("ERROR - No memory installed. Install a DDR-SDRAM DIMM.\n\n");
  411. hang();
  412. }
  413. }
  414. void check_mem_type(unsigned long* dimm_populated,
  415. unsigned char* iic0_dimm_addr,
  416. unsigned long num_dimm_banks)
  417. {
  418. unsigned long dimm_num;
  419. unsigned char dimm_type;
  420. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  421. if (dimm_populated[dimm_num] == TRUE) {
  422. dimm_type = spd_read(iic0_dimm_addr[dimm_num], 2);
  423. switch (dimm_type) {
  424. case 7:
  425. #if 0
  426. printf("DIMM slot %lu: DDR SDRAM detected\n", dimm_num);
  427. #endif
  428. break;
  429. default:
  430. printf("ERROR: Unsupported DIMM detected in slot %lu.\n",
  431. dimm_num);
  432. printf("Only DDR SDRAM DIMMs are supported.\n");
  433. printf("Replace the DIMM module with a supported DIMM.\n\n");
  434. hang();
  435. break;
  436. }
  437. }
  438. }
  439. }
  440. void check_volt_type(unsigned long* dimm_populated,
  441. unsigned char* iic0_dimm_addr,
  442. unsigned long num_dimm_banks)
  443. {
  444. unsigned long dimm_num;
  445. unsigned long voltage_type;
  446. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  447. if (dimm_populated[dimm_num] == TRUE) {
  448. voltage_type = spd_read(iic0_dimm_addr[dimm_num], 8);
  449. if (voltage_type != 0x04) {
  450. printf("ERROR: DIMM %lu with unsupported voltage level.\n",
  451. dimm_num);
  452. hang();
  453. } else {
  454. #if 0
  455. printf("DIMM %lu voltage level supported.\n", dimm_num);
  456. #endif
  457. }
  458. break;
  459. }
  460. }
  461. }
  462. void program_cfg0(unsigned long* dimm_populated,
  463. unsigned char* iic0_dimm_addr,
  464. unsigned long num_dimm_banks)
  465. {
  466. unsigned long dimm_num;
  467. unsigned long cfg0;
  468. unsigned long ecc_enabled;
  469. unsigned char ecc;
  470. unsigned char attributes;
  471. unsigned long data_width;
  472. unsigned long dimm_32bit;
  473. unsigned long dimm_64bit;
  474. /*
  475. * get Memory Controller Options 0 data
  476. */
  477. mfsdram(mem_cfg0, cfg0);
  478. /*
  479. * clear bits
  480. */
  481. cfg0 &= ~(SDRAM_CFG0_DCEN | SDRAM_CFG0_MCHK_MASK |
  482. SDRAM_CFG0_RDEN | SDRAM_CFG0_PMUD |
  483. SDRAM_CFG0_DMWD_MASK |
  484. SDRAM_CFG0_UIOS_MASK | SDRAM_CFG0_PDP);
  485. /*
  486. * FIXME: assume the DDR SDRAMs in both banks are the same
  487. */
  488. ecc_enabled = TRUE;
  489. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  490. if (dimm_populated[dimm_num] == TRUE) {
  491. ecc = spd_read(iic0_dimm_addr[dimm_num], 11);
  492. if (ecc != 0x02) {
  493. ecc_enabled = FALSE;
  494. }
  495. /*
  496. * program Registered DIMM Enable
  497. */
  498. attributes = spd_read(iic0_dimm_addr[dimm_num], 21);
  499. if ((attributes & 0x02) != 0x00) {
  500. cfg0 |= SDRAM_CFG0_RDEN;
  501. }
  502. /*
  503. * program DDR SDRAM Data Width
  504. */
  505. data_width =
  506. (unsigned long)spd_read(iic0_dimm_addr[dimm_num],6) +
  507. (((unsigned long)spd_read(iic0_dimm_addr[dimm_num],7)) << 8);
  508. if (data_width == 64 || data_width == 72) {
  509. dimm_64bit = TRUE;
  510. cfg0 |= SDRAM_CFG0_DMWD_64;
  511. } else if (data_width == 32 || data_width == 40) {
  512. dimm_32bit = TRUE;
  513. cfg0 |= SDRAM_CFG0_DMWD_32;
  514. } else {
  515. printf("WARNING: DIMM with datawidth of %lu bits.\n",
  516. data_width);
  517. printf("Only DIMMs with 32 or 64 bit datawidths supported.\n");
  518. hang();
  519. }
  520. break;
  521. }
  522. }
  523. /*
  524. * program Memory Data Error Checking
  525. */
  526. if (ecc_enabled == TRUE) {
  527. cfg0 |= SDRAM_CFG0_MCHK_GEN;
  528. } else {
  529. cfg0 |= SDRAM_CFG0_MCHK_NON;
  530. }
  531. /*
  532. * program Page Management Unit (0 == enabled)
  533. */
  534. cfg0 &= ~SDRAM_CFG0_PMUD;
  535. /*
  536. * program Memory Controller Options 0
  537. * Note: DCEN must be enabled after all DDR SDRAM controller
  538. * configuration registers get initialized.
  539. */
  540. mtsdram(mem_cfg0, cfg0);
  541. }
  542. void program_cfg1(unsigned long* dimm_populated,
  543. unsigned char* iic0_dimm_addr,
  544. unsigned long num_dimm_banks)
  545. {
  546. unsigned long cfg1;
  547. mfsdram(mem_cfg1, cfg1);
  548. /*
  549. * Self-refresh exit, disable PM
  550. */
  551. cfg1 &= ~(SDRAM_CFG1_SRE | SDRAM_CFG1_PMEN);
  552. /*
  553. * program Memory Controller Options 1
  554. */
  555. mtsdram(mem_cfg1, cfg1);
  556. }
  557. void program_rtr (unsigned long* dimm_populated,
  558. unsigned char* iic0_dimm_addr,
  559. unsigned long num_dimm_banks)
  560. {
  561. unsigned long dimm_num;
  562. unsigned long bus_period_x_10;
  563. unsigned long refresh_rate = 0;
  564. unsigned char refresh_rate_type;
  565. unsigned long refresh_interval;
  566. unsigned long sdram_rtr;
  567. PPC440_SYS_INFO sys_info;
  568. /*
  569. * get the board info
  570. */
  571. get_sys_info(&sys_info);
  572. bus_period_x_10 = ONE_BILLION / (sys_info.freqPLB / 10);
  573. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  574. if (dimm_populated[dimm_num] == TRUE) {
  575. refresh_rate_type = 0x7F & spd_read(iic0_dimm_addr[dimm_num], 12);
  576. switch (refresh_rate_type) {
  577. case 0x00:
  578. refresh_rate = 15625;
  579. break;
  580. case 0x01:
  581. refresh_rate = 15625/4;
  582. break;
  583. case 0x02:
  584. refresh_rate = 15625/2;
  585. break;
  586. case 0x03:
  587. refresh_rate = 15626*2;
  588. break;
  589. case 0x04:
  590. refresh_rate = 15625*4;
  591. break;
  592. case 0x05:
  593. refresh_rate = 15625*8;
  594. break;
  595. default:
  596. printf("ERROR: DIMM %lu, unsupported refresh rate/type.\n",
  597. dimm_num);
  598. printf("Replace the DIMM module with a supported DIMM.\n");
  599. break;
  600. }
  601. break;
  602. }
  603. }
  604. refresh_interval = refresh_rate * 10 / bus_period_x_10;
  605. sdram_rtr = (refresh_interval & 0x3ff8) << 16;
  606. /*
  607. * program Refresh Timer Register (SDRAM0_RTR)
  608. */
  609. mtsdram(mem_rtr, sdram_rtr);
  610. }
  611. void program_tr0 (unsigned long* dimm_populated,
  612. unsigned char* iic0_dimm_addr,
  613. unsigned long num_dimm_banks)
  614. {
  615. unsigned long dimm_num;
  616. unsigned long tr0;
  617. unsigned char wcsbc;
  618. unsigned char t_rp_ns;
  619. unsigned char t_rcd_ns;
  620. unsigned char t_ras_ns;
  621. unsigned long t_rp_clk;
  622. unsigned long t_ras_rcd_clk;
  623. unsigned long t_rcd_clk;
  624. unsigned long t_rfc_clk;
  625. unsigned long plb_check;
  626. unsigned char cas_bit;
  627. unsigned long cas_index;
  628. unsigned char cas_2_0_available;
  629. unsigned char cas_2_5_available;
  630. unsigned char cas_3_0_available;
  631. unsigned long cycle_time_ns_x_10[3];
  632. unsigned long tcyc_3_0_ns_x_10;
  633. unsigned long tcyc_2_5_ns_x_10;
  634. unsigned long tcyc_2_0_ns_x_10;
  635. unsigned long tcyc_reg;
  636. unsigned long bus_period_x_10;
  637. PPC440_SYS_INFO sys_info;
  638. unsigned long residue;
  639. /*
  640. * get the board info
  641. */
  642. get_sys_info(&sys_info);
  643. bus_period_x_10 = ONE_BILLION / (sys_info.freqPLB / 10);
  644. /*
  645. * get SDRAM Timing Register 0 (SDRAM_TR0) and clear bits
  646. */
  647. mfsdram(mem_tr0, tr0);
  648. tr0 &= ~(SDRAM_TR0_SDWR_MASK | SDRAM_TR0_SDWD_MASK |
  649. SDRAM_TR0_SDCL_MASK | SDRAM_TR0_SDPA_MASK |
  650. SDRAM_TR0_SDCP_MASK | SDRAM_TR0_SDLD_MASK |
  651. SDRAM_TR0_SDRA_MASK | SDRAM_TR0_SDRD_MASK);
  652. /*
  653. * initialization
  654. */
  655. wcsbc = 0;
  656. t_rp_ns = 0;
  657. t_rcd_ns = 0;
  658. t_ras_ns = 0;
  659. cas_2_0_available = TRUE;
  660. cas_2_5_available = TRUE;
  661. cas_3_0_available = TRUE;
  662. tcyc_2_0_ns_x_10 = 0;
  663. tcyc_2_5_ns_x_10 = 0;
  664. tcyc_3_0_ns_x_10 = 0;
  665. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  666. if (dimm_populated[dimm_num] == TRUE) {
  667. wcsbc = spd_read(iic0_dimm_addr[dimm_num], 15);
  668. t_rp_ns = spd_read(iic0_dimm_addr[dimm_num], 27) >> 2;
  669. t_rcd_ns = spd_read(iic0_dimm_addr[dimm_num], 29) >> 2;
  670. t_ras_ns = spd_read(iic0_dimm_addr[dimm_num], 30);
  671. cas_bit = spd_read(iic0_dimm_addr[dimm_num], 18);
  672. for (cas_index = 0; cas_index < 3; cas_index++) {
  673. switch (cas_index) {
  674. case 0:
  675. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 9);
  676. break;
  677. case 1:
  678. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 23);
  679. break;
  680. default:
  681. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 25);
  682. break;
  683. }
  684. if ((tcyc_reg & 0x0F) >= 10) {
  685. printf("ERROR: Tcyc incorrect for DIMM in slot %lu\n",
  686. dimm_num);
  687. hang();
  688. }
  689. cycle_time_ns_x_10[cas_index] =
  690. (((tcyc_reg & 0xF0) >> 4) * 10) + (tcyc_reg & 0x0F);
  691. }
  692. cas_index = 0;
  693. if ((cas_bit & 0x80) != 0) {
  694. cas_index += 3;
  695. } else if ((cas_bit & 0x40) != 0) {
  696. cas_index += 2;
  697. } else if ((cas_bit & 0x20) != 0) {
  698. cas_index += 1;
  699. }
  700. if (((cas_bit & 0x10) != 0) && (cas_index < 3)) {
  701. tcyc_3_0_ns_x_10 = cycle_time_ns_x_10[cas_index];
  702. cas_index++;
  703. } else {
  704. if (cas_index != 0) {
  705. cas_index++;
  706. }
  707. cas_3_0_available = FALSE;
  708. }
  709. if (((cas_bit & 0x08) != 0) || (cas_index < 3)) {
  710. tcyc_2_5_ns_x_10 = cycle_time_ns_x_10[cas_index];
  711. cas_index++;
  712. } else {
  713. if (cas_index != 0) {
  714. cas_index++;
  715. }
  716. cas_2_5_available = FALSE;
  717. }
  718. if (((cas_bit & 0x04) != 0) || (cas_index < 3)) {
  719. tcyc_2_0_ns_x_10 = cycle_time_ns_x_10[cas_index];
  720. cas_index++;
  721. } else {
  722. if (cas_index != 0) {
  723. cas_index++;
  724. }
  725. cas_2_0_available = FALSE;
  726. }
  727. break;
  728. }
  729. }
  730. /*
  731. * Program SD_WR and SD_WCSBC fields
  732. */
  733. tr0 |= SDRAM_TR0_SDWR_2_CLK; /* Write Recovery: 2 CLK */
  734. switch (wcsbc) {
  735. case 0:
  736. tr0 |= SDRAM_TR0_SDWD_0_CLK;
  737. break;
  738. default:
  739. tr0 |= SDRAM_TR0_SDWD_1_CLK;
  740. break;
  741. }
  742. /*
  743. * Program SD_CASL field
  744. */
  745. if ((cas_2_0_available == TRUE) &&
  746. (bus_period_x_10 >= tcyc_2_0_ns_x_10)) {
  747. tr0 |= SDRAM_TR0_SDCL_2_0_CLK;
  748. } else if ((cas_2_5_available == TRUE) &&
  749. (bus_period_x_10 >= tcyc_2_5_ns_x_10)) {
  750. tr0 |= SDRAM_TR0_SDCL_2_5_CLK;
  751. } else if ((cas_3_0_available == TRUE) &&
  752. (bus_period_x_10 >= tcyc_3_0_ns_x_10)) {
  753. tr0 |= SDRAM_TR0_SDCL_3_0_CLK;
  754. } else {
  755. printf("ERROR: No supported CAS latency with the installed DIMMs.\n");
  756. printf("Only CAS latencies of 2.0, 2.5, and 3.0 are supported.\n");
  757. printf("Make sure the PLB speed is within the supported range.\n");
  758. hang();
  759. }
  760. /*
  761. * Calculate Trp in clock cycles and round up if necessary
  762. * Program SD_PTA field
  763. */
  764. t_rp_clk = sys_info.freqPLB * t_rp_ns / ONE_BILLION;
  765. plb_check = ONE_BILLION * t_rp_clk / t_rp_ns;
  766. if (sys_info.freqPLB != plb_check) {
  767. t_rp_clk++;
  768. }
  769. switch ((unsigned long)t_rp_clk) {
  770. case 0:
  771. case 1:
  772. case 2:
  773. tr0 |= SDRAM_TR0_SDPA_2_CLK;
  774. break;
  775. case 3:
  776. tr0 |= SDRAM_TR0_SDPA_3_CLK;
  777. break;
  778. default:
  779. tr0 |= SDRAM_TR0_SDPA_4_CLK;
  780. break;
  781. }
  782. /*
  783. * Program SD_CTP field
  784. */
  785. t_ras_rcd_clk = sys_info.freqPLB * (t_ras_ns - t_rcd_ns) / ONE_BILLION;
  786. plb_check = ONE_BILLION * t_ras_rcd_clk / (t_ras_ns - t_rcd_ns);
  787. if (sys_info.freqPLB != plb_check) {
  788. t_ras_rcd_clk++;
  789. }
  790. switch (t_ras_rcd_clk) {
  791. case 0:
  792. case 1:
  793. case 2:
  794. tr0 |= SDRAM_TR0_SDCP_2_CLK;
  795. break;
  796. case 3:
  797. tr0 |= SDRAM_TR0_SDCP_3_CLK;
  798. break;
  799. case 4:
  800. tr0 |= SDRAM_TR0_SDCP_4_CLK;
  801. break;
  802. default:
  803. tr0 |= SDRAM_TR0_SDCP_5_CLK;
  804. break;
  805. }
  806. /*
  807. * Program SD_LDF field
  808. */
  809. tr0 |= SDRAM_TR0_SDLD_2_CLK;
  810. /*
  811. * Program SD_RFTA field
  812. * FIXME tRFC hardcoded as 75 nanoseconds
  813. */
  814. t_rfc_clk = sys_info.freqPLB / (ONE_BILLION / 75);
  815. residue = sys_info.freqPLB % (ONE_BILLION / 75);
  816. if (residue >= (ONE_BILLION / 150)) {
  817. t_rfc_clk++;
  818. }
  819. switch (t_rfc_clk) {
  820. case 0:
  821. case 1:
  822. case 2:
  823. case 3:
  824. case 4:
  825. case 5:
  826. case 6:
  827. tr0 |= SDRAM_TR0_SDRA_6_CLK;
  828. break;
  829. case 7:
  830. tr0 |= SDRAM_TR0_SDRA_7_CLK;
  831. break;
  832. case 8:
  833. tr0 |= SDRAM_TR0_SDRA_8_CLK;
  834. break;
  835. case 9:
  836. tr0 |= SDRAM_TR0_SDRA_9_CLK;
  837. break;
  838. case 10:
  839. tr0 |= SDRAM_TR0_SDRA_10_CLK;
  840. break;
  841. case 11:
  842. tr0 |= SDRAM_TR0_SDRA_11_CLK;
  843. break;
  844. case 12:
  845. tr0 |= SDRAM_TR0_SDRA_12_CLK;
  846. break;
  847. default:
  848. tr0 |= SDRAM_TR0_SDRA_13_CLK;
  849. break;
  850. }
  851. /*
  852. * Program SD_RCD field
  853. */
  854. t_rcd_clk = sys_info.freqPLB * t_rcd_ns / ONE_BILLION;
  855. plb_check = ONE_BILLION * t_rcd_clk / t_rcd_ns;
  856. if (sys_info.freqPLB != plb_check) {
  857. t_rcd_clk++;
  858. }
  859. switch (t_rcd_clk) {
  860. case 0:
  861. case 1:
  862. case 2:
  863. tr0 |= SDRAM_TR0_SDRD_2_CLK;
  864. break;
  865. case 3:
  866. tr0 |= SDRAM_TR0_SDRD_3_CLK;
  867. break;
  868. default:
  869. tr0 |= SDRAM_TR0_SDRD_4_CLK;
  870. break;
  871. }
  872. #if 0
  873. printf("tr0: %x\n", tr0);
  874. #endif
  875. mtsdram(mem_tr0, tr0);
  876. }
  877. void program_tr1 (void)
  878. {
  879. unsigned long tr0;
  880. unsigned long tr1;
  881. unsigned long cfg0;
  882. unsigned long ecc_temp;
  883. unsigned long dlycal;
  884. unsigned long dly_val;
  885. unsigned long i, j, k;
  886. unsigned long bxcr_num;
  887. unsigned long max_pass_length;
  888. unsigned long current_pass_length;
  889. unsigned long current_fail_length;
  890. unsigned long current_start;
  891. unsigned long rdclt;
  892. unsigned long rdclt_offset;
  893. long max_start;
  894. long max_end;
  895. long rdclt_average;
  896. unsigned char window_found;
  897. unsigned char fail_found;
  898. unsigned char pass_found;
  899. unsigned long * membase;
  900. PPC440_SYS_INFO sys_info;
  901. /*
  902. * get the board info
  903. */
  904. get_sys_info(&sys_info);
  905. /*
  906. * get SDRAM Timing Register 0 (SDRAM_TR0) and clear bits
  907. */
  908. mfsdram(mem_tr1, tr1);
  909. tr1 &= ~(SDRAM_TR1_RDSS_MASK | SDRAM_TR1_RDSL_MASK |
  910. SDRAM_TR1_RDCD_MASK | SDRAM_TR1_RDCT_MASK);
  911. mfsdram(mem_tr0, tr0);
  912. if (((tr0 & SDRAM_TR0_SDCL_MASK) == SDRAM_TR0_SDCL_2_5_CLK) &&
  913. (sys_info.freqPLB > 100000000)) {
  914. tr1 |= SDRAM_TR1_RDSS_TR2;
  915. tr1 |= SDRAM_TR1_RDSL_STAGE3;
  916. tr1 |= SDRAM_TR1_RDCD_RCD_1_2;
  917. } else {
  918. tr1 |= SDRAM_TR1_RDSS_TR1;
  919. tr1 |= SDRAM_TR1_RDSL_STAGE2;
  920. tr1 |= SDRAM_TR1_RDCD_RCD_0_0;
  921. }
  922. /*
  923. * save CFG0 ECC setting to a temporary variable and turn ECC off
  924. */
  925. mfsdram(mem_cfg0, cfg0);
  926. ecc_temp = cfg0 & SDRAM_CFG0_MCHK_MASK;
  927. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) | SDRAM_CFG0_MCHK_NON);
  928. /*
  929. * get the delay line calibration register value
  930. */
  931. mfsdram(mem_dlycal, dlycal);
  932. dly_val = SDRAM_DLYCAL_DLCV_DECODE(dlycal) << 2;
  933. max_pass_length = 0;
  934. max_start = 0;
  935. max_end = 0;
  936. current_pass_length = 0;
  937. current_fail_length = 0;
  938. current_start = 0;
  939. rdclt_offset = 0;
  940. window_found = FALSE;
  941. fail_found = FALSE;
  942. pass_found = FALSE;
  943. #ifdef DEBUG
  944. printf("Starting memory test ");
  945. #endif
  946. for (k = 0; k < NUMHALFCYCLES; k++) {
  947. for (rdclt = 0; rdclt < dly_val; rdclt++) {
  948. /*
  949. * Set the timing reg for the test.
  950. */
  951. mtsdram(mem_tr1, (tr1 | SDRAM_TR1_RDCT_ENCODE(rdclt)));
  952. for (bxcr_num = 0; bxcr_num < MAXBXCR; bxcr_num++) {
  953. mtdcr(memcfga, mem_b0cr + (bxcr_num<<2));
  954. if ((mfdcr(memcfgd) & SDRAM_BXCR_SDBE) == SDRAM_BXCR_SDBE) {
  955. /* Bank is enabled */
  956. membase = (unsigned long*)
  957. (mfdcr(memcfgd) & SDRAM_BXCR_SDBA_MASK);
  958. /*
  959. * Run the short memory test
  960. */
  961. for (i = 0; i < NUMMEMTESTS; i++) {
  962. for (j = 0; j < NUMMEMWORDS; j++) {
  963. membase[j] = test[i][j];
  964. ppcDcbf((unsigned long)&(membase[j]));
  965. }
  966. for (j = 0; j < NUMMEMWORDS; j++) {
  967. if (membase[j] != test[i][j]) {
  968. ppcDcbf((unsigned long)&(membase[j]));
  969. break;
  970. }
  971. ppcDcbf((unsigned long)&(membase[j]));
  972. }
  973. if (j < NUMMEMWORDS) {
  974. break;
  975. }
  976. }
  977. /*
  978. * see if the rdclt value passed
  979. */
  980. if (i < NUMMEMTESTS) {
  981. break;
  982. }
  983. }
  984. }
  985. if (bxcr_num == MAXBXCR) {
  986. if (fail_found == TRUE) {
  987. pass_found = TRUE;
  988. if (current_pass_length == 0) {
  989. current_start = rdclt_offset + rdclt;
  990. }
  991. current_fail_length = 0;
  992. current_pass_length++;
  993. if (current_pass_length > max_pass_length) {
  994. max_pass_length = current_pass_length;
  995. max_start = current_start;
  996. max_end = rdclt_offset + rdclt;
  997. }
  998. }
  999. } else {
  1000. current_pass_length = 0;
  1001. current_fail_length++;
  1002. if (current_fail_length >= (dly_val>>2)) {
  1003. if (fail_found == FALSE) {
  1004. fail_found = TRUE;
  1005. } else if (pass_found == TRUE) {
  1006. window_found = TRUE;
  1007. break;
  1008. }
  1009. }
  1010. }
  1011. }
  1012. #ifdef DEBUG
  1013. printf(".");
  1014. #endif
  1015. if (window_found == TRUE) {
  1016. break;
  1017. }
  1018. tr1 = tr1 ^ SDRAM_TR1_RDCD_MASK;
  1019. rdclt_offset += dly_val;
  1020. }
  1021. #ifdef DEBUG
  1022. printf("\n");
  1023. #endif
  1024. /*
  1025. * make sure we find the window
  1026. */
  1027. if (window_found == FALSE) {
  1028. printf("ERROR: Cannot determine a common read delay.\n");
  1029. hang();
  1030. }
  1031. /*
  1032. * restore the orignal ECC setting
  1033. */
  1034. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) | ecc_temp);
  1035. /*
  1036. * set the SDRAM TR1 RDCD value
  1037. */
  1038. tr1 &= ~SDRAM_TR1_RDCD_MASK;
  1039. if ((tr0 & SDRAM_TR0_SDCL_MASK) == SDRAM_TR0_SDCL_2_5_CLK) {
  1040. tr1 |= SDRAM_TR1_RDCD_RCD_1_2;
  1041. } else {
  1042. tr1 |= SDRAM_TR1_RDCD_RCD_0_0;
  1043. }
  1044. /*
  1045. * set the SDRAM TR1 RDCLT value
  1046. */
  1047. tr1 &= ~SDRAM_TR1_RDCT_MASK;
  1048. while (max_end >= (dly_val << 1)) {
  1049. max_end -= (dly_val << 1);
  1050. max_start -= (dly_val << 1);
  1051. }
  1052. rdclt_average = ((max_start + max_end) >> 1);
  1053. if (rdclt_average >= 0x60)
  1054. while (1)
  1055. ;
  1056. if (rdclt_average < 0) {
  1057. rdclt_average = 0;
  1058. }
  1059. if (rdclt_average >= dly_val) {
  1060. rdclt_average -= dly_val;
  1061. tr1 = tr1 ^ SDRAM_TR1_RDCD_MASK;
  1062. }
  1063. tr1 |= SDRAM_TR1_RDCT_ENCODE(rdclt_average);
  1064. #if 0
  1065. printf("tr1: %x\n", tr1);
  1066. #endif
  1067. /*
  1068. * program SDRAM Timing Register 1 TR1
  1069. */
  1070. mtsdram(mem_tr1, tr1);
  1071. }
  1072. unsigned long program_bxcr(unsigned long* dimm_populated,
  1073. unsigned char* iic0_dimm_addr,
  1074. unsigned long num_dimm_banks)
  1075. {
  1076. unsigned long dimm_num;
  1077. unsigned long bank_base_addr;
  1078. unsigned long cr;
  1079. unsigned long i;
  1080. unsigned long j;
  1081. unsigned long temp;
  1082. unsigned char num_row_addr;
  1083. unsigned char num_col_addr;
  1084. unsigned char num_banks;
  1085. unsigned char bank_size_id;
  1086. unsigned long ctrl_bank_num[MAXBANKS];
  1087. unsigned long bx_cr_num;
  1088. unsigned long largest_size_index;
  1089. unsigned long largest_size;
  1090. unsigned long current_size_index;
  1091. BANKPARMS bank_parms[MAXBXCR];
  1092. unsigned long sorted_bank_num[MAXBXCR]; /* DDR Controller bank number table (sorted by size) */
  1093. unsigned long sorted_bank_size[MAXBXCR]; /* DDR Controller bank size table (sorted by size)*/
  1094. /*
  1095. * Set the BxCR regs. First, wipe out the bank config registers.
  1096. */
  1097. for (bx_cr_num = 0; bx_cr_num < MAXBXCR; bx_cr_num++) {
  1098. mtdcr(memcfga, mem_b0cr + (bx_cr_num << 2));
  1099. mtdcr(memcfgd, 0x00000000);
  1100. bank_parms[bx_cr_num].bank_size_bytes = 0;
  1101. }
  1102. #ifdef CONFIG_BAMBOO
  1103. /*
  1104. * This next section is hardware dependent and must be programmed
  1105. * to match the hardware. For bammboo, the following holds...
  1106. * 1. SDRAM0_B0CR: Bank 0 of dimm 0 ctrl_bank_num : 0
  1107. * 2. SDRAM0_B1CR: Bank 0 of dimm 1 ctrl_bank_num : 1
  1108. * 3. SDRAM0_B2CR: Bank 1 of dimm 1 ctrl_bank_num : 1
  1109. * 4. SDRAM0_B3CR: Bank 0 of dimm 2 ctrl_bank_num : 3
  1110. * ctrl_bank_num corresponds to the first usable DDR controller bank number by DIMM
  1111. */
  1112. ctrl_bank_num[0] = 0;
  1113. ctrl_bank_num[1] = 1;
  1114. ctrl_bank_num[2] = 3;
  1115. #else
  1116. ctrl_bank_num[0] = 0;
  1117. ctrl_bank_num[1] = 1;
  1118. ctrl_bank_num[2] = 2;
  1119. ctrl_bank_num[3] = 3;
  1120. #endif
  1121. /*
  1122. * reset the bank_base address
  1123. */
  1124. bank_base_addr = CFG_SDRAM_BASE;
  1125. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1126. if (dimm_populated[dimm_num] == TRUE) {
  1127. num_row_addr = spd_read(iic0_dimm_addr[dimm_num], 3);
  1128. num_col_addr = spd_read(iic0_dimm_addr[dimm_num], 4);
  1129. num_banks = spd_read(iic0_dimm_addr[dimm_num], 5);
  1130. bank_size_id = spd_read(iic0_dimm_addr[dimm_num], 31);
  1131. /*
  1132. * Set the SDRAM0_BxCR regs
  1133. */
  1134. cr = 0;
  1135. switch (bank_size_id) {
  1136. case 0x02:
  1137. cr |= SDRAM_BXCR_SDSZ_8;
  1138. break;
  1139. case 0x04:
  1140. cr |= SDRAM_BXCR_SDSZ_16;
  1141. break;
  1142. case 0x08:
  1143. cr |= SDRAM_BXCR_SDSZ_32;
  1144. break;
  1145. case 0x10:
  1146. cr |= SDRAM_BXCR_SDSZ_64;
  1147. break;
  1148. case 0x20:
  1149. cr |= SDRAM_BXCR_SDSZ_128;
  1150. break;
  1151. case 0x40:
  1152. cr |= SDRAM_BXCR_SDSZ_256;
  1153. break;
  1154. case 0x80:
  1155. cr |= SDRAM_BXCR_SDSZ_512;
  1156. break;
  1157. default:
  1158. printf("DDR-SDRAM: DIMM %lu BxCR configuration.\n",
  1159. dimm_num);
  1160. printf("ERROR: Unsupported value for the banksize: %d.\n",
  1161. bank_size_id);
  1162. printf("Replace the DIMM module with a supported DIMM.\n\n");
  1163. hang();
  1164. }
  1165. switch (num_col_addr) {
  1166. case 0x08:
  1167. cr |= SDRAM_BXCR_SDAM_1;
  1168. break;
  1169. case 0x09:
  1170. cr |= SDRAM_BXCR_SDAM_2;
  1171. break;
  1172. case 0x0A:
  1173. cr |= SDRAM_BXCR_SDAM_3;
  1174. break;
  1175. case 0x0B:
  1176. cr |= SDRAM_BXCR_SDAM_4;
  1177. break;
  1178. default:
  1179. printf("DDR-SDRAM: DIMM %lu BxCR configuration.\n",
  1180. dimm_num);
  1181. printf("ERROR: Unsupported value for number of "
  1182. "column addresses: %d.\n", num_col_addr);
  1183. printf("Replace the DIMM module with a supported DIMM.\n\n");
  1184. hang();
  1185. }
  1186. /*
  1187. * enable the bank
  1188. */
  1189. cr |= SDRAM_BXCR_SDBE;
  1190. for (i = 0; i < num_banks; i++) {
  1191. bank_parms[ctrl_bank_num[dimm_num]+i].bank_size_bytes =
  1192. (4 * 1024 * 1024) * bank_size_id;
  1193. bank_parms[ctrl_bank_num[dimm_num]+i].cr = cr;
  1194. }
  1195. }
  1196. }
  1197. /* Initialize sort tables */
  1198. for (i = 0; i < MAXBXCR; i++) {
  1199. sorted_bank_num[i] = i;
  1200. sorted_bank_size[i] = bank_parms[i].bank_size_bytes;
  1201. }
  1202. for (i = 0; i < MAXBXCR-1; i++) {
  1203. largest_size = sorted_bank_size[i];
  1204. largest_size_index = 255;
  1205. /* Find the largest remaining value */
  1206. for (j = i + 1; j < MAXBXCR; j++) {
  1207. if (sorted_bank_size[j] > largest_size) {
  1208. /* Save largest remaining value and its index */
  1209. largest_size = sorted_bank_size[j];
  1210. largest_size_index = j;
  1211. }
  1212. }
  1213. if (largest_size_index != 255) {
  1214. /* Swap the current and largest values */
  1215. current_size_index = sorted_bank_num[largest_size_index];
  1216. sorted_bank_size[largest_size_index] = sorted_bank_size[i];
  1217. sorted_bank_size[i] = largest_size;
  1218. sorted_bank_num[largest_size_index] = sorted_bank_num[i];
  1219. sorted_bank_num[i] = current_size_index;
  1220. }
  1221. }
  1222. /* Set the SDRAM0_BxCR regs thanks to sort tables */
  1223. for (bx_cr_num = 0, bank_base_addr = 0; bx_cr_num < MAXBXCR; bx_cr_num++) {
  1224. if (bank_parms[sorted_bank_num[bx_cr_num]].bank_size_bytes) {
  1225. mtdcr(memcfga, mem_b0cr + (sorted_bank_num[bx_cr_num] << 2));
  1226. temp = mfdcr(memcfgd) & ~(SDRAM_BXCR_SDBA_MASK | SDRAM_BXCR_SDSZ_MASK |
  1227. SDRAM_BXCR_SDAM_MASK | SDRAM_BXCR_SDBE);
  1228. temp = temp | (bank_base_addr & SDRAM_BXCR_SDBA_MASK) |
  1229. bank_parms[sorted_bank_num[bx_cr_num]].cr;
  1230. mtdcr(memcfgd, temp);
  1231. bank_base_addr += bank_parms[sorted_bank_num[bx_cr_num]].bank_size_bytes;
  1232. }
  1233. }
  1234. return(bank_base_addr);
  1235. }
  1236. void program_ecc (unsigned long num_bytes)
  1237. {
  1238. unsigned long bank_base_addr;
  1239. unsigned long current_address;
  1240. unsigned long end_address;
  1241. unsigned long address_increment;
  1242. unsigned long cfg0;
  1243. /*
  1244. * get Memory Controller Options 0 data
  1245. */
  1246. mfsdram(mem_cfg0, cfg0);
  1247. /*
  1248. * reset the bank_base address
  1249. */
  1250. bank_base_addr = CFG_SDRAM_BASE;
  1251. if ((cfg0 & SDRAM_CFG0_MCHK_MASK) != SDRAM_CFG0_MCHK_NON) {
  1252. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) |
  1253. SDRAM_CFG0_MCHK_GEN);
  1254. if ((cfg0 & SDRAM_CFG0_DMWD_MASK) == SDRAM_CFG0_DMWD_32) {
  1255. address_increment = 4;
  1256. } else {
  1257. address_increment = 8;
  1258. }
  1259. current_address = (unsigned long)(bank_base_addr);
  1260. end_address = (unsigned long)(bank_base_addr) + num_bytes;
  1261. while (current_address < end_address) {
  1262. *((unsigned long*)current_address) = 0x00000000;
  1263. current_address += address_increment;
  1264. }
  1265. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) |
  1266. SDRAM_CFG0_MCHK_CHK);
  1267. }
  1268. }
  1269. #endif /* CONFIG_SPD_EEPROM */