at91cap9adk.h 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian.pop@leadtechdesign.com>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. *
  6. * Configuation settings for the AT91CAP9ADK board.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /* ARM asynchronous clock */
  29. #define AT91_CPU_NAME "AT91CAP9"
  30. #define AT91_MAIN_CLOCK 200000000 /* from 12 MHz crystal */
  31. #define AT91_MASTER_CLOCK 100000000 /* peripheral = main / 2 */
  32. #define CFG_HZ 1000000 /* 1us resolution */
  33. #define AT91_SLOW_CLOCK 32768 /* slow clock */
  34. #define CONFIG_ARM926EJS 1 /* This is an ARM926EJS Core */
  35. #define CONFIG_AT91CAP9 1 /* It's an Atmel AT91CAP9 SoC */
  36. #define CONFIG_AT91CAP9ADK 1 /* on an AT91CAP9ADK Board */
  37. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  38. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  39. #define CONFIG_SETUP_MEMORY_TAGS 1
  40. #define CONFIG_INITRD_TAG 1
  41. #define CONFIG_SKIP_LOWLEVEL_INIT
  42. #define CONFIG_SKIP_RELOCATE_UBOOT
  43. /*
  44. * Hardware drivers
  45. */
  46. #define CONFIG_ATMEL_USART 1
  47. #undef CONFIG_USART0
  48. #undef CONFIG_USART1
  49. #undef CONFIG_USART2
  50. #define CONFIG_USART3 1 /* USART 3 is DBGU */
  51. /* LCD */
  52. #define CONFIG_LCD 1
  53. #define LCD_BPP LCD_COLOR8
  54. #define CONFIG_LCD_LOGO 1
  55. #undef LCD_TEST_PATTERN
  56. #define CONFIG_LCD_INFO 1
  57. #define CONFIG_LCD_INFO_BELOW_LOGO 1
  58. #define CFG_WHITE_ON_BLACK 1
  59. #define CONFIG_ATMEL_LCD 1
  60. #define CONFIG_ATMEL_LCD_BGR555 1
  61. #define CFG_CONSOLE_IS_IN_ENV 1
  62. #define CONFIG_BOOTDELAY 3
  63. /*
  64. * BOOTP options
  65. */
  66. #define CONFIG_BOOTP_BOOTFILESIZE 1
  67. #define CONFIG_BOOTP_BOOTPATH 1
  68. #define CONFIG_BOOTP_GATEWAY 1
  69. #define CONFIG_BOOTP_HOSTNAME 1
  70. /*
  71. * Command line configuration.
  72. */
  73. #include <config_cmd_default.h>
  74. #undef CONFIG_CMD_BDI
  75. #undef CONFIG_CMD_IMI
  76. #undef CONFIG_CMD_AUTOSCRIPT
  77. #undef CONFIG_CMD_FPGA
  78. #undef CONFIG_CMD_LOADS
  79. #define CONFIG_CMD_PING 1
  80. #define CONFIG_CMD_DHCP 1
  81. #define CONFIG_CMD_NAND 1
  82. #define CONFIG_CMD_USB 1
  83. /* SDRAM: Careful: this supposes an AT91CAP-MEM33 expansion card */
  84. #define CONFIG_NR_DRAM_BANKS 1
  85. #define PHYS_SDRAM 0x70000000
  86. #define PHYS_SDRAM_SIZE 0x04000000 /* 64 megs */
  87. /* DataFlash */
  88. #define CONFIG_HAS_DATAFLASH 1
  89. #define CFG_SPI_WRITE_TOUT (5*CFG_HZ)
  90. #define CFG_MAX_DATAFLASH_BANKS 1
  91. #define CFG_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* CS0 */
  92. #define AT91_SPI_CLK 15000000
  93. #define DATAFLASH_TCSS (0x1a << 16)
  94. #define DATAFLASH_TCHS (0x1 << 24)
  95. /* NOR flash */
  96. #define CFG_FLASH_CFI 1
  97. #define CONFIG_FLASH_CFI_DRIVER 1
  98. #define PHYS_FLASH_1 0x10000000
  99. #define CFG_FLASH_BASE PHYS_FLASH_1
  100. #define CFG_MAX_FLASH_SECT 256
  101. #define CFG_MAX_FLASH_BANKS 1
  102. /* NAND flash */
  103. #define NAND_MAX_CHIPS 1
  104. #define CFG_MAX_NAND_DEVICE 1
  105. #define CFG_NAND_BASE 0x40000000
  106. #define CFG_NAND_DBW_8 1
  107. /* Ethernet */
  108. #define CONFIG_MACB 1
  109. #define CONFIG_RMII 1
  110. #define CONFIG_NET_MULTI 1
  111. #define CONFIG_NET_RETRY_COUNT 20
  112. #define CONFIG_RESET_PHY_R 1
  113. /* USB */
  114. #define CONFIG_USB_OHCI_NEW 1
  115. #define LITTLEENDIAN 1
  116. #define CONFIG_DOS_PARTITION 1
  117. #define CFG_USB_OHCI_CPU_INIT 1
  118. #define CFG_USB_OHCI_REGS_BASE 0x00700000 /* AT91_BASE_UHP */
  119. #define CFG_USB_OHCI_SLOT_NAME "at91cap9"
  120. #define CFG_USB_OHCI_MAX_ROOT_PORTS 2
  121. #define CFG_LOAD_ADDR 0x72000000 /* load address */
  122. #define CFG_MEMTEST_START PHYS_SDRAM
  123. #define CFG_MEMTEST_END 0x73e00000
  124. #define CFG_USE_DATAFLASH 1
  125. #undef CFG_USE_NORFLASH
  126. #ifdef CFG_USE_DATAFLASH
  127. /* bootstrap + u-boot + env + linux in dataflash */
  128. #define CFG_ENV_IS_IN_DATAFLASH 1
  129. #define CFG_MONITOR_BASE (CFG_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400)
  130. #define CFG_ENV_OFFSET 0x4200
  131. #define CFG_ENV_ADDR (CFG_DATAFLASH_LOGIC_ADDR_CS0 + CFG_ENV_OFFSET)
  132. #define CFG_ENV_SIZE 0x4200
  133. #define CONFIG_BOOTCOMMAND "cp.b 0xC0042000 0x72000000 0x210000; bootm"
  134. #define CONFIG_BOOTARGS "console=ttyS0,115200 " \
  135. "root=/dev/mtdblock1 " \
  136. "mtdparts=physmap-flash.0:-(nor);" \
  137. "at91_nand:-(root) " \
  138. "rw rootfstype=jffs2"
  139. #else
  140. /* bootstrap + u-boot + env + linux in norflash */
  141. #define CFG_ENV_IS_IN_FLASH 1
  142. #define CFG_MONITOR_BASE (PHYS_FLASH_1 + 0x8000)
  143. #define CFG_ENV_OFFSET 0x4000
  144. #define CFG_ENV_ADDR (PHYS_FLASH_1 + CFG_ENV_OFFSET)
  145. #define CFG_ENV_SIZE 0x4000
  146. #define CONFIG_BOOTCOMMAND "cp.b 0x10040000 0x72000000 0x200000; bootm"
  147. #define CONFIG_BOOTARGS "console=ttyS0,115200 " \
  148. "root=/dev/mtdblock4 " \
  149. "mtdparts=physmap-flash.0:16k(bootstrap)ro,"\
  150. "16k(env),224k(uboot)ro,-(linux);" \
  151. "at91_nand:-(root) " \
  152. "rw rootfstype=jffs2"
  153. #endif
  154. #define CONFIG_BAUDRATE 115200
  155. #define CFG_BAUDRATE_TABLE {115200 , 19200, 38400, 57600, 9600 }
  156. #define CFG_PROMPT "U-Boot> "
  157. #define CFG_CBSIZE 256
  158. #define CFG_MAXARGS 16
  159. #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)
  160. #define CFG_LONGHELP 1
  161. #define CONFIG_CMDLINE_EDITING 1
  162. #define ROUND(A, B) (((A) + (B)) & ~((B) - 1))
  163. /*
  164. * Size of malloc() pool
  165. */
  166. #define CFG_MALLOC_LEN ROUND(CFG_ENV_SIZE + 128*1024, 0x1000)
  167. #define CFG_GBL_DATA_SIZE 128 /* 128 bytes for initial data */
  168. #define CONFIG_STACKSIZE (32*1024) /* regular stack */
  169. #ifdef CONFIG_USE_IRQ
  170. #error CONFIG_USE_IRQ not supported
  171. #endif
  172. #endif