apollon.h 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231
  1. /*
  2. * (C) Copyright 2005-2008
  3. * Samsung Electronics,
  4. * Kyungmin Park <kyungmin.park@samsung.com>
  5. *
  6. * Configuration settings for the 2420 Samsung Apollon board.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. */
  31. #define CONFIG_ARM1136 1 /* This is an arm1136 CPU core */
  32. #define CONFIG_OMAP 1 /* in a TI OMAP core */
  33. #define CONFIG_OMAP2420 1 /* which is in a 2420 */
  34. #define CONFIG_OMAP2420_APOLLON 1
  35. #define CONFIG_APOLLON 1
  36. #define CONFIG_APOLLON_PLUS 1 /* If you have apollon plus 1.x */
  37. /* Clock config to target*/
  38. #define PRCM_CONFIG_I 1
  39. /* #define PRCM_CONFIG_II 1 */
  40. /* Boot method */
  41. /* uncomment if you use NOR boot */
  42. /* #define CFG_NOR_BOOT 1 */
  43. /* uncomment if you use NOR on CS3 */
  44. /* #define CFG_USE_NOR 1 */
  45. #ifdef CFG_NOR_BOOT
  46. #undef CFG_USE_NOR
  47. #define CFG_USE_NOR 1
  48. #endif
  49. #include <asm/arch/omap2420.h> /* get chip and board defs */
  50. #define V_SCLK 12000000
  51. /* input clock of PLL */
  52. /* the OMAP2420 H4 has 12MHz, 13MHz, or 19.2Mhz crystal input */
  53. #define CONFIG_SYS_CLK_FREQ V_SCLK
  54. #undef CONFIG_USE_IRQ /* no support for IRQs */
  55. #define CONFIG_MISC_INIT_R
  56. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  57. #define CONFIG_SETUP_MEMORY_TAGS 1
  58. #define CONFIG_INITRD_TAG 1
  59. #define CONFIG_REVISION_TAG 1
  60. /*
  61. * Size of malloc() pool
  62. */
  63. #define CFG_ENV_SIZE SZ_128K /* Total Size of Environment Sector */
  64. #define CFG_MALLOC_LEN (CFG_ENV_SIZE + SZ_128K)
  65. #define CFG_GBL_DATA_SIZE 128 /* bytes reserved for initial data */
  66. /*
  67. * Hardware drivers
  68. */
  69. /*
  70. * SMC91c96 Etherent
  71. */
  72. #define CONFIG_DRIVER_LAN91C96
  73. #define CONFIG_LAN91C96_BASE (APOLLON_CS1_BASE+0x300)
  74. #define CONFIG_LAN91C96_EXT_PHY
  75. /*
  76. * NS16550 Configuration
  77. */
  78. #define V_NS16550_CLK (48000000) /* 48MHz (APLL96/2) */
  79. #define CFG_NS16550
  80. #define CFG_NS16550_SERIAL
  81. #define CFG_NS16550_REG_SIZE (-4)
  82. #define CFG_NS16550_CLK V_NS16550_CLK /* 3MHz (1.5MHz*2) */
  83. #define CFG_NS16550_COM1 OMAP2420_UART1
  84. /*
  85. * select serial console configuration
  86. */
  87. #define CONFIG_SERIAL1 1 /* UART1 on H4 */
  88. /* allow to overwrite serial and ethaddr */
  89. #define CONFIG_ENV_OVERWRITE
  90. #define CONFIG_CONS_INDEX 1
  91. #define CONFIG_BAUDRATE 115200
  92. #define CFG_BAUDRATE_TABLE {9600, 19200, 38400, 57600, 115200}
  93. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  94. #include <config_cmd_default.h>
  95. #define CONFIG_CMD_DHCP
  96. #define CONFIG_CMD_DIAG
  97. #define CONFIG_CMD_ONENAND
  98. #undef CONFIG_CMD_AUTOSCRIPT
  99. #ifndef CFG_USE_NOR
  100. # undef CONFIG_CMD_FLASH
  101. # undef CONFIG_CMD_IMLS
  102. #endif
  103. #define CONFIG_BOOTP_MASK CONFIG_BOOTP_DEFAULT
  104. #define CONFIG_BOOTDELAY 1
  105. #define CONFIG_NETMASK 255.255.255.0
  106. #define CONFIG_IPADDR 192.168.116.25
  107. #define CONFIG_SERVERIP 192.168.116.1
  108. #define CONFIG_BOOTFILE "uImage"
  109. #define CONFIG_ETHADDR 00:0E:99:00:24:20
  110. #ifdef CONFIG_APOLLON_PLUS
  111. # define CONFIG_BOOTARGS "root=/dev/nfs rw mem=64M console=ttyS0,115200n8 ip=192.168.116.25:192.168.116.1:192.168.116.1:255.255.255.0:apollon:eth0:off nfsroot=/tftpboot/nfsroot profile=2"
  112. #else
  113. # define CONFIG_BOOTARGS "root=/dev/nfs rw mem=128M console=ttyS0,115200n8 ip=192.168.116.25:192.168.116.1:192.168.116.1:255.255.255.0:apollon:eth0:off nfsroot=/tftpboot/nfsroot profile=2"
  114. #endif
  115. #define CONFIG_EXTRA_ENV_SETTINGS \
  116. "Image=tftp 0x80008000 Image; go 0x80008000\0" \
  117. "zImage=tftp 0x80180000 zImage; go 0x80180000\0" \
  118. "uImage=tftp 0x80180000 uImage; bootm 0x80180000\0" \
  119. "uboot=tftp 0x80008000 u-boot.bin; go 0x80008000\0" \
  120. "xloader=tftp 0x80180000 x-load.bin; cp.w 0x80180000 0x00000400 0x1000; go 0x00000400\0" \
  121. "syncmode50=mw.w 0x1e442 0xc0c4; mw 0x6800a060 0xe30d1201\0" \
  122. "syncmode=mw.w 0x1e442 0xe0f4; mw 0x6800a060 0xe30d1201\0" \
  123. "norboot=cp32 0x18040000 0x80008000 0x200000; go 0x80008000\0" \
  124. "oneboot=onenand read 0x80008000 0x40000 0x200000; go 0x80008000\0"\
  125. "onesyncboot=run syncmode oneboot\0" \
  126. "updateb=tftp 0x80180000 u-boot-onenand.bin; onenand erase 0x0 0x20000; onenand write 0x80180000 0x0 0x20000\0" \
  127. "bootcmd=run uboot\0"
  128. /*
  129. * Miscellaneous configurable options
  130. */
  131. #define V_PROMPT "Apollon # "
  132. #define CFG_LONGHELP /* undef to save memory */
  133. #define CFG_PROMPT V_PROMPT
  134. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  135. /* Print Buffer Size */
  136. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16)
  137. #define CFG_MAXARGS 16 /* max number of command args */
  138. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  139. #define CFG_MEMTEST_START (OMAP2420_SDRC_CS0) /* memtest works on */
  140. #define CFG_MEMTEST_END (OMAP2420_SDRC_CS0+SZ_31M)
  141. #undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
  142. #define CFG_LOAD_ADDR (OMAP2420_SDRC_CS0) /* default load address */
  143. /* The 2420 has 12 GP timers, they can be driven by the SysClk (12/13/19.2)
  144. * or by 32KHz clk, or from external sig. This rate is divided by a local
  145. * divisor.
  146. */
  147. #define V_PVT 7 /* use with 12MHz/128 */
  148. #define CFG_TIMERBASE OMAP2420_GPT2
  149. #define CFG_PVT V_PVT /* 2^(pvt+1) */
  150. #define CFG_HZ ((CONFIG_SYS_CLK_FREQ)/(2 << CFG_PVT))
  151. /*-----------------------------------------------------------------------
  152. * Stack sizes
  153. *
  154. * The stack sizes are set up in start.S using the settings below
  155. */
  156. #define CONFIG_STACKSIZE SZ_128K /* regular stack */
  157. #ifdef CONFIG_USE_IRQ
  158. # define CONFIG_STACKSIZE_IRQ SZ_4K /* IRQ stack */
  159. # define CONFIG_STACKSIZE_FIQ SZ_4K /* FIQ stack */
  160. #endif
  161. /*-----------------------------------------------------------------------
  162. * Physical Memory Map
  163. */
  164. #define CONFIG_NR_DRAM_BANKS 1 /* CS1 may or may not be populated */
  165. #define PHYS_SDRAM_1 OMAP2420_SDRC_CS0
  166. #define PHYS_SDRAM_1_SIZE SZ_128M
  167. #define PHYS_SDRAM_2 OMAP2420_SDRC_CS1
  168. /*-----------------------------------------------------------------------
  169. * FLASH and environment organization
  170. */
  171. #ifdef CFG_USE_NOR
  172. /* OneNAND boot, NOR has CS3, But NOR has CS0 when NOR boot */
  173. # define CFG_FLASH_BASE 0x18000000
  174. # define CFG_MAX_FLASH_BANKS 1
  175. # define CFG_MAX_FLASH_SECT 1024
  176. /*-----------------------------------------------------------------------
  177. * CFI FLASH driver setup
  178. */
  179. # define CFG_FLASH_CFI 1 /* Flash memory is CFI compliant */
  180. # define CONFIG_FLASH_CFI_DRIVER 1 /* Use drivers/cfi_flash.c */
  181. /* #define CFG_FLASH_USE_BUFFER_WRITE 1 */ /* Use buffered writes (~10x faster) */
  182. # define CFG_FLASH_PROTECTION 1 /* Use h/w sector protection*/
  183. #else /* !CFG_USE_NOR */
  184. # define CFG_NO_FLASH 1
  185. #endif /* CFG_USE_NOR */
  186. /* OneNAND boot, OneNAND has CS0, NOR boot ONeNAND has CS2 */
  187. #define CFG_ONENAND_BASE 0x00000000
  188. #define CFG_ENV_IS_IN_ONENAND 1
  189. #define CFG_ENV_ADDR 0x00020000
  190. #endif /* __CONFIG_H */