aev.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408
  1. /*
  2. * (C) Copyright 2003-2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004-2005
  6. * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  33. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  34. #define CONFIG_TQM5200 1 /* ... on TQM5200 module */
  35. #undef CONFIG_TQM5200_REV100 /* define for revision 100 modules */
  36. #define CONFIG_STK52XX 1 /* ... on a STK52XX base board */
  37. #define CONFIG_STK52XX_REV100 1 /* define for revision 100 baseboards */
  38. #define CONFIG_AEVFIFO 1
  39. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  40. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  41. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  42. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  43. /*
  44. * Serial console configuration
  45. */
  46. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  47. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  48. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  49. /*
  50. * PCI Mapping:
  51. * 0x40000000 - 0x4fffffff - PCI Memory
  52. * 0x50000000 - 0x50ffffff - PCI IO Space
  53. */
  54. #ifdef CONFIG_AEVFIFO
  55. #define CONFIG_PCI 1
  56. #define CONFIG_PCI_PNP 1
  57. /* #define CONFIG_PCI_SCAN_SHOW 1 */
  58. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  59. #define CONFIG_PCI_MEM_BUS 0x40000000
  60. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  61. #define CONFIG_PCI_MEM_SIZE 0x10000000
  62. #define CONFIG_PCI_IO_BUS 0x50000000
  63. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  64. #define CONFIG_PCI_IO_SIZE 0x01000000
  65. #define CONFIG_NET_MULTI 1
  66. #define CONFIG_EEPRO100 1
  67. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  68. #define CONFIG_NS8382X 1
  69. #endif /* CONFIG_AEVFIFO */
  70. /* Partitions */
  71. #define CONFIG_MAC_PARTITION
  72. #define CONFIG_DOS_PARTITION
  73. #define CONFIG_ISO_PARTITION
  74. /* POST support */
  75. #define CONFIG_POST (CFG_POST_MEMORY | \
  76. CFG_POST_CPU | \
  77. CFG_POST_I2C)
  78. #ifdef CONFIG_POST
  79. /* preserve space for the post_word at end of on-chip SRAM */
  80. #define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
  81. #endif
  82. /*
  83. * BOOTP options
  84. */
  85. #define CONFIG_BOOTP_BOOTFILESIZE
  86. #define CONFIG_BOOTP_BOOTPATH
  87. #define CONFIG_BOOTP_GATEWAY
  88. #define CONFIG_BOOTP_HOSTNAME
  89. /*
  90. * Command line configuration.
  91. */
  92. #include <config_cmd_default.h>
  93. #define CONFIG_CMD_ASKENV
  94. #define CONFIG_CMD_DATE
  95. #define CONFIG_CMD_DHCP
  96. #define CONFIG_CMD_ECHO
  97. #define CONFIG_CMD_EEPROM
  98. #define CONFIG_CMD_I2C
  99. #define CONFIG_CMD_MII
  100. #define CONFIG_CMD_NFS
  101. #define CONFIG_CMD_PCI
  102. #define CONFIG_CMD_PING
  103. #define CONFIG_CMD_REGINFO
  104. #define CONFIG_CMD_SNTP
  105. #ifdef CONFIG_POST
  106. #define CONFIG_CMD_DIAG
  107. #endif
  108. #define CONFIG_TIMESTAMP /* display image timestamps */
  109. #if (TEXT_BASE == 0xFC000000) /* Boot low */
  110. # define CFG_LOWBOOT 1
  111. #endif
  112. /*
  113. * Autobooting
  114. */
  115. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  116. #define CONFIG_PREBOOT "echo;" \
  117. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  118. "echo"
  119. #undef CONFIG_BOOTARGS
  120. #define CONFIG_EXTRA_ENV_SETTINGS \
  121. "netdev=eth0\0" \
  122. "rootpath=/opt/eldk/ppc_6xx\0" \
  123. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  124. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  125. "nfsroot=${serverip}:${rootpath} " \
  126. "console=ttyS0,${baudrate}\0" \
  127. "addip=setenv bootargs ${bootargs} " \
  128. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  129. ":${hostname}:${netdev}:off panic=1\0" \
  130. "flash_self=run ramargs addip;" \
  131. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  132. "flash_nfs=run nfsargs addip;" \
  133. "bootm ${kernel_addr}\0" \
  134. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  135. "bootfile=/tftpboot/tqm5200/uImage\0" \
  136. "load=tftp 200000 ${u-boot}\0" \
  137. "u-boot=/tftpboot/tqm5200/u-boot.bin\0" \
  138. "update=protect off FC000000 FC05FFFF;" \
  139. "erase FC000000 FC05FFFF;" \
  140. "cp.b 200000 FC000000 ${filesize};" \
  141. "protect on FC000000 FC05FFFF\0" \
  142. ""
  143. #define CONFIG_BOOTCOMMAND "run net_nfs"
  144. /*
  145. * IPB Bus clocking configuration.
  146. */
  147. #define CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  148. #if defined(CFG_IPBCLK_EQUALS_XLBCLK)
  149. /*
  150. * PCI Bus clocking configuration
  151. *
  152. * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
  153. * CFG_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
  154. * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
  155. */
  156. #define CFG_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
  157. #endif
  158. /*
  159. * I2C configuration
  160. */
  161. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  162. #ifdef CONFIG_TQM5200_REV100
  163. #define CFG_I2C_MODULE 1 /* Select I2C module #1 for rev. 100 board */
  164. #else
  165. #define CFG_I2C_MODULE 2 /* Select I2C module #2 for all other revs */
  166. #endif
  167. /*
  168. * I2C clock frequency
  169. *
  170. * Please notice, that the resulting clock frequency could differ from the
  171. * configured value. This is because the I2C clock is derived from system
  172. * clock over a frequency divider with only a few divider values. U-boot
  173. * calculates the best approximation for CFG_I2C_SPEED. However the calculated
  174. * approximation allways lies below the configured value, never above.
  175. */
  176. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  177. #define CFG_I2C_SLAVE 0x7F
  178. /*
  179. * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
  180. * also). For other EEPROMs configuration should be verified. On Mini-FAP the
  181. * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
  182. * same configuration could be used.
  183. */
  184. #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  185. #define CFG_I2C_EEPROM_ADDR_LEN 2
  186. #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
  187. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
  188. /*
  189. * Flash configuration
  190. */
  191. #define CFG_FLASH_BASE TEXT_BASE /* 0xFC000000 */
  192. /* use CFI flash driver if no module variant is spezified */
  193. #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
  194. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  195. #define CFG_FLASH_BANKS_LIST { CFG_BOOTCS_START }
  196. #define CFG_FLASH_EMPTY_INFO
  197. #define CFG_FLASH_SIZE 0x04000000 /* 64 MByte */
  198. #define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */
  199. #undef CFG_FLASH_USE_BUFFER_WRITE /* not supported yet for AMD */
  200. #if !defined(CFG_LOWBOOT)
  201. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00760000 + 0x00800000)
  202. #else /* CFG_LOWBOOT */
  203. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00060000)
  204. #endif /* CFG_LOWBOOT */
  205. #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
  206. (= chip selects) */
  207. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  208. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  209. /*
  210. * Environment settings
  211. */
  212. #define CFG_ENV_IS_IN_FLASH 1
  213. #define CFG_ENV_SIZE 0x10000
  214. #define CFG_ENV_SECT_SIZE 0x20000
  215. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
  216. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  217. /*
  218. * Memory map
  219. */
  220. #define CFG_MBAR 0xF0000000
  221. #define CFG_SDRAM_BASE 0x00000000
  222. #define CFG_DEFAULT_MBAR 0x80000000
  223. /* Use ON-Chip SRAM until RAM will be available */
  224. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  225. #ifdef CONFIG_POST
  226. /* preserve space for the post_word at end of on-chip SRAM */
  227. #define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  228. #else
  229. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
  230. #endif
  231. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  232. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  233. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  234. #define CFG_MONITOR_BASE TEXT_BASE
  235. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  236. # define CFG_RAMBOOT 1
  237. #endif
  238. #define CFG_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
  239. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  240. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  241. /*
  242. * Ethernet configuration
  243. */
  244. #define CONFIG_MPC5xxx_FEC 1
  245. /*
  246. * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
  247. */
  248. /* #define CONFIG_FEC_10MBIT 1 */
  249. #define CONFIG_PHY_ADDR 0x00
  250. /*
  251. * GPIO configuration
  252. *
  253. * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1):
  254. * Bit 0 (mask: 0x80000000): 1
  255. * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
  256. * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
  257. * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
  258. * Use for REV200 STK52XX boards. Do not use with REV100 modules
  259. * (because, there I2C1 is used as I2C bus)
  260. * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
  261. * use PSC2 as CAN: Bits 25:27 (mask: 0x00000030)
  262. * 000 -> All PSC2 pins are GIOPs
  263. * 001 -> CAN1/2 on PSC2 pins
  264. * Use for REV100 STK52xx boards
  265. * use PSC6:
  266. * on STK52xx:
  267. * use as UART. Pins PSC6_0 to PSC6_3 are used.
  268. * Bits 9:11 (mask: 0x00700000):
  269. * 101 -> PSC6 : Extended POST test is not available
  270. * on MINI-FAP and TQM5200_IB:
  271. * use PSC6_0 to PSC6_3 as GPIO: Bits 9:11 (mask: 0x00700000):
  272. * 000 -> PSC6 could not be used as UART, CODEC or IrDA
  273. * GPIO on PSC6_3 is used in post_hotkeys_pressed() to enable extended POST
  274. * tests.
  275. */
  276. #define CFG_GPS_PORT_CONFIG 0x81500014
  277. /*
  278. * RTC configuration
  279. */
  280. #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
  281. /*
  282. * Miscellaneous configurable options
  283. */
  284. #define CFG_LONGHELP /* undef to save memory */
  285. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  286. #if defined(CONFIG_CMD_KGDB)
  287. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  288. #else
  289. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  290. #endif
  291. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  292. #define CFG_MAXARGS 16 /* max number of command args */
  293. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  294. /* Enable an alternate, more extensive memory test */
  295. #define CFG_ALT_MEMTEST
  296. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  297. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  298. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  299. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  300. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  301. #if defined(CONFIG_CMD_KGDB)
  302. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  303. #endif
  304. /*
  305. * Enable loopw command.
  306. */
  307. #define CONFIG_LOOPW
  308. /*
  309. * Various low-level settings
  310. */
  311. #if defined(CONFIG_MPC5200)
  312. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  313. #define CFG_HID0_FINAL HID0_ICE
  314. #else
  315. #define CFG_HID0_INIT 0
  316. #define CFG_HID0_FINAL 0
  317. #endif
  318. #define CFG_BOOTCS_START CFG_FLASH_BASE
  319. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  320. #ifdef CFG_PCICLK_EQUALS_IPBCLK_DIV2
  321. #define CFG_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
  322. #else
  323. #define CFG_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
  324. #endif
  325. #define CFG_CS0_START CFG_FLASH_BASE
  326. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  327. #define CONFIG_LAST_STAGE_INIT
  328. /*
  329. * SRAM - Do not map below 2 GB in address space, because this area is used
  330. * for SDRAM autosizing.
  331. */
  332. #define CFG_CS2_START 0xE5000000
  333. #define CFG_CS2_SIZE 0x80000 /* 512 kByte */
  334. #define CFG_CS2_CFG 0x0004D930
  335. /*
  336. * Grafic controller - Do not map below 2 GB in address space, because this
  337. * area is used for SDRAM autosizing.
  338. */
  339. #define SM501_FB_BASE 0xE0000000
  340. #define CFG_CS1_START (SM501_FB_BASE)
  341. #define CFG_CS1_SIZE 0x4000000 /* 64 MByte */
  342. #define CFG_CS1_CFG 0x8F48FF70
  343. #define SM501_MMIO_BASE CFG_CS1_START + 0x03E00000
  344. #define CFG_CS_BURST 0x00000000
  345. #define CFG_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
  346. #define CFG_RESET_ADDRESS 0xff000000
  347. #endif /* __CONFIG_H */