ZPC1900.h 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278
  1. /*
  2. * Copyright (C) 2003-2005 Arabella Software Ltd.
  3. * Yuli Barcohen <yuli@arabellasw.com>
  4. *
  5. * U-Boot configuration for Zephyr Engineering ZPC.1900 board.
  6. * This port was developed and tested on Revision C board.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
  29. #define CONFIG_ZPC1900 1 /* ...on Zephyr ZPC.1900 board */
  30. #define CPU_ID_STR "MPC8265"
  31. #define CONFIG_CPM2 1 /* Has a CPM2 */
  32. /* Allow serial number (serial#) and MAC address (ethaddr) to be overwritten */
  33. #define CONFIG_ENV_OVERWRITE
  34. /*
  35. * Select serial console configuration
  36. *
  37. * If either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  38. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  39. * for SCC).
  40. */
  41. #define CONFIG_CONS_ON_SMC /* Console is on SMC */
  42. #undef CONFIG_CONS_ON_SCC /* It's not on SCC */
  43. #undef CONFIG_CONS_NONE /* It's not on external UART */
  44. #define CONFIG_CONS_INDEX 1 /* SMC1 is used for console */
  45. /*
  46. * Select ethernet configuration
  47. *
  48. * If either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected,
  49. * then CONFIG_ETHER_INDEX must be set to the channel number (1-4 for
  50. * SCC, 1-3 for FCC)
  51. *
  52. * If CONFIG_ETHER_NONE is defined, then either the ethernet routines
  53. * must be defined elsewhere (as for the console), or CONFIG_CMD_NET
  54. * must be unset.
  55. */
  56. #undef CONFIG_ETHER_ON_SCC /* Ethernet is not on SCC */
  57. #define CONFIG_ETHER_ON_FCC /* Ethernet is on FCC */
  58. #undef CONFIG_ETHER_NONE /* No external Ethernet */
  59. #ifdef CONFIG_ETHER_ON_FCC
  60. #define CONFIG_ETHER_INDEX 2 /* FCC2 is used for Ethernet */
  61. #if (CONFIG_ETHER_INDEX == 2)
  62. /*
  63. * - Rx clock is CLK13
  64. * - Tx clock is CLK14
  65. * - Select bus for bd/buffers (see 28-13)
  66. * - Full duplex
  67. */
  68. # define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
  69. # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
  70. # define CFG_CPMFCR_RAMTYPE 0
  71. # define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
  72. #endif /* CONFIG_ETHER_INDEX */
  73. #define CONFIG_MII /* MII PHY management */
  74. #define CONFIG_BITBANGMII /* Bit-banged MDIO interface */
  75. /*
  76. * GPIO pins used for bit-banged MII communications
  77. */
  78. #define MDIO_PORT 2 /* Port C */
  79. #define MDIO_ACTIVE (iop->pdir |= 0x00400000)
  80. #define MDIO_TRISTATE (iop->pdir &= ~0x00400000)
  81. #define MDIO_READ ((iop->pdat & 0x00400000) != 0)
  82. #define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \
  83. else iop->pdat &= ~0x00400000
  84. #define MDC(bit) if(bit) iop->pdat |= 0x00200000; \
  85. else iop->pdat &= ~0x00200000
  86. #define MIIDELAY udelay(1)
  87. #endif /* CONFIG_ETHER_ON_FCC */
  88. #ifndef CONFIG_8260_CLKIN
  89. #define CONFIG_8260_CLKIN 66666666 /* in Hz */
  90. #endif
  91. #define CONFIG_BAUDRATE 38400
  92. /*
  93. * BOOTP options
  94. */
  95. #define CONFIG_BOOTP_BOOTFILESIZE
  96. #define CONFIG_BOOTP_BOOTPATH
  97. #define CONFIG_BOOTP_GATEWAY
  98. #define CONFIG_BOOTP_HOSTNAME
  99. /*
  100. * Command line configuration.
  101. */
  102. #include <config_cmd_default.h>
  103. #define CONFIG_CMD_ASKENV
  104. #define CONFIG_CMD_DHCP
  105. #define CONFIG_CMD_IMMAP
  106. #define CONFIG_CMD_MII
  107. #define CONFIG_CMD_PING
  108. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  109. #define CONFIG_BOOTCOMMAND "dhcp;bootm" /* autoboot command */
  110. #define CONFIG_BOOTARGS "root=/dev/nfs rw ip=:::::eth0:dhcp"
  111. #if defined(CONFIG_CMD_KGDB)
  112. #undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
  113. #define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
  114. #undef CONFIG_KGDB_NONE /* define if kgdb on something else */
  115. #define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */
  116. #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
  117. #endif
  118. #define CONFIG_BZIP2 /* include support for bzip2 compressed images */
  119. #undef CONFIG_WATCHDOG /* disable platform specific watchdog */
  120. /*
  121. * Miscellaneous configurable options
  122. */
  123. #define CFG_HUSH_PARSER
  124. #define CFG_PROMPT_HUSH_PS2 "> "
  125. #define CFG_LONGHELP /* undef to save memory */
  126. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  127. #if defined(CONFIG_CMD_KGDB)
  128. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  129. #else
  130. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  131. #endif
  132. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  133. #define CFG_MAXARGS 16 /* max number of command args */
  134. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  135. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  136. #define CFG_MEMTEST_END 0x03800000 /* 1 ... 56 MB in DRAM */
  137. #define CFG_LOAD_ADDR 0x400000 /* default load address */
  138. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  139. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  140. #define CFG_SDRAM_BASE 0x00000000
  141. #define CFG_SDRAM_SIZE 64
  142. #define CFG_IMMR 0xF0000000
  143. #define CFG_LSDRAM_BASE 0xFC000000
  144. #define CFG_FLASH_BASE 0xFE000000
  145. #define CFG_BCSR 0xFEA00000
  146. #define CFG_EEPROM 0xFEB00000
  147. #define CFG_FLSIMM_BASE 0xFF000000
  148. #define CFG_FLASH_CFI
  149. #define CONFIG_FLASH_CFI_DRIVER
  150. #define CFG_MAX_FLASH_BANKS 2 /* max num of flash banks */
  151. #define CFG_MAX_FLASH_SECT 32 /* max num of sects on one chip */
  152. #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE, CFG_FLSIMM_BASE }
  153. #define BCSR_PCI_MODE 0x01
  154. #define CFG_INIT_RAM_ADDR CFG_IMMR
  155. #define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */
  156. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  157. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  158. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  159. /* Hard reset configuration word */
  160. #define CFG_HRCW_MASTER (HRCW_EBM | HRCW_BPS01| HRCW_CIP |\
  161. HRCW_L2CPC10 | HRCW_DPPC00 | HRCW_ISB100 |\
  162. HRCW_BMS | HRCW_LBPC00 | HRCW_APPC10 |\
  163. HRCW_MODCK_H0111 \
  164. ) /* 0x16848207 */
  165. /* No slaves */
  166. #define CFG_HRCW_SLAVE1 0
  167. #define CFG_HRCW_SLAVE2 0
  168. #define CFG_HRCW_SLAVE3 0
  169. #define CFG_HRCW_SLAVE4 0
  170. #define CFG_HRCW_SLAVE5 0
  171. #define CFG_HRCW_SLAVE6 0
  172. #define CFG_HRCW_SLAVE7 0
  173. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  174. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  175. #define CFG_MONITOR_BASE TEXT_BASE
  176. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  177. #define CFG_RAMBOOT
  178. #endif
  179. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  180. #define CFG_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
  181. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  182. #if !defined(CFG_ENV_IS_IN_FLASH) && !defined(CFG_ENV_IS_IN_NVRAM)
  183. #define CFG_ENV_IS_IN_NVRAM 1
  184. #endif
  185. #ifdef CFG_ENV_IS_IN_FLASH
  186. # define CFG_ENV_SECT_SIZE 0x10000
  187. # define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
  188. #else
  189. # define CFG_ENV_ADDR (CFG_EEPROM + 0x400)
  190. # define CFG_ENV_SIZE 0x1000
  191. # define CFG_NVRAM_ACCESS_ROUTINE
  192. #endif
  193. #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
  194. #if defined(CONFIG_CMD_KGDB)
  195. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  196. #endif
  197. #define CFG_HID0_INIT (HID0_ICFI)
  198. #define CFG_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE)
  199. #define CFG_HID2 0
  200. #define CFG_SIUMCR 0x42200000
  201. #define CFG_SYPCR 0xFFFFFFC3
  202. #define CFG_BCR 0x90000000
  203. #define CFG_SCCR SCCR_DFBRG01
  204. #define CFG_RMR RMR_CSRE
  205. #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  206. #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  207. #define CFG_RCCR 0
  208. #define CFG_PSDMR /* 0x834DA43B */0x014DA43A
  209. #define CFG_PSRT 0x0F/* 0x0C */
  210. #define CFG_LSDMR 0x0085A562
  211. #define CFG_LSRT 0x0F
  212. #define CFG_MPTPR 0x4000
  213. #define CFG_PSDRAM_BR (CFG_SDRAM_BASE | 0x00000041)
  214. #define CFG_PSDRAM_OR 0xFC0028C0
  215. #define CFG_LSDRAM_BR (CFG_LSDRAM_BASE | 0x00001861)
  216. #define CFG_LSDRAM_OR 0xFF803480
  217. #define CFG_BR0_PRELIM (CFG_FLASH_BASE | 0x00000801)
  218. #define CFG_OR0_PRELIM 0xFFE00856
  219. #define CFG_BR5_PRELIM (CFG_EEPROM | 0x00000801)
  220. #define CFG_OR5_PRELIM 0xFFFF03F6
  221. #define CFG_BR6_PRELIM (CFG_FLSIMM_BASE | 0x00001801)
  222. #define CFG_OR6_PRELIM 0xFF000856
  223. #define CFG_BR7_PRELIM (CFG_BCSR | 0x00000801)
  224. #define CFG_OR7_PRELIM 0xFFFF83F6
  225. #define CFG_RESET_ADDRESS 0xC0000000
  226. #endif /* __CONFIG_H */