TQM885D.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509
  1. /*
  2. * (C) Copyright 2000-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2006
  6. * Martin Krause, TQ-Systems GmBH, martin.krause@tqs.de
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. * board/config.h - configuration options, board specific
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /*
  32. * High Level Configuration Options
  33. * (easy to change)
  34. */
  35. #define CONFIG_MPC885 1 /* This is a MPC885 CPU */
  36. #define CONFIG_TQM885D 1 /* ...on a TQM88D module */
  37. #define CONFIG_8xx_OSCLK 10000000 /* 10 MHz - PLL input clock */
  38. #define CFG_8xx_CPUCLK_MIN 15000000 /* 15 MHz - CPU minimum clock */
  39. #define CFG_8xx_CPUCLK_MAX 133000000 /* 133 MHz - CPU maximum clock */
  40. #define CONFIG_8xx_CPUCLK_DEFAULT 66000000 /* 66 MHz - CPU default clock */
  41. /* (it will be used if there is no */
  42. /* 'cpuclk' variable with valid value) */
  43. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  44. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  45. #define CONFIG_BOOTCOUNT_LIMIT
  46. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  47. #define CONFIG_BOARD_TYPES 1 /* support board types */
  48. #define CONFIG_PREBOOT "echo;" \
  49. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  50. "echo"
  51. #undef CONFIG_BOOTARGS
  52. #define CONFIG_EXTRA_ENV_SETTINGS \
  53. "netdev=eth0\0" \
  54. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  55. "nfsroot=${serverip}:${rootpath}\0" \
  56. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  57. "addip=setenv bootargs ${bootargs} " \
  58. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  59. ":${hostname}:${netdev}:off panic=1\0" \
  60. "flash_nfs=run nfsargs addip;" \
  61. "bootm ${kernel_addr}\0" \
  62. "flash_self=run ramargs addip;" \
  63. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  64. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  65. "rootpath=/opt/eldk/ppc_8xx\0" \
  66. "bootfile=/tftpboot/TQM885D/uImage\0" \
  67. "fdt_addr=400C0000\0" \
  68. "kernel_addr=40100000\0" \
  69. "ramdisk_addr=40280000\0" \
  70. "load=tftp 200000 ${u-boot}\0" \
  71. "update=protect off 40000000 +${filesize};" \
  72. "erase 40000000 +${filesize};" \
  73. "cp.b 200000 40000000 ${filesize};" \
  74. "protect on 40000000 +${filesize}\0" \
  75. ""
  76. #define CONFIG_BOOTCOMMAND "run flash_self"
  77. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  78. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  79. #undef CONFIG_WATCHDOG /* watchdog disabled */
  80. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  81. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  82. /* enable I2C and select the hardware/software driver */
  83. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  84. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  85. #define CFG_I2C_SPEED 93000 /* 93 kHz is supposed to work */
  86. #define CFG_I2C_SLAVE 0xFE
  87. #ifdef CONFIG_SOFT_I2C
  88. /*
  89. * Software (bit-bang) I2C driver configuration
  90. */
  91. #define PB_SCL 0x00000020 /* PB 26 */
  92. #define PB_SDA 0x00000010 /* PB 27 */
  93. #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
  94. #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
  95. #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
  96. #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
  97. #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
  98. else immr->im_cpm.cp_pbdat &= ~PB_SDA
  99. #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
  100. else immr->im_cpm.cp_pbdat &= ~PB_SCL
  101. #define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
  102. #endif /* CONFIG_SOFT_I2C */
  103. #define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM AT24C?? */
  104. #define CFG_I2C_EEPROM_ADDR_LEN 2 /* two byte address */
  105. #define CFG_EEPROM_PAGE_WRITE_BITS 4
  106. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  107. # define CONFIG_RTC_DS1337 1
  108. # define CFG_I2C_RTC_ADDR 0x68
  109. /*
  110. * BOOTP options
  111. */
  112. #define CONFIG_BOOTP_SUBNETMASK
  113. #define CONFIG_BOOTP_GATEWAY
  114. #define CONFIG_BOOTP_HOSTNAME
  115. #define CONFIG_BOOTP_BOOTPATH
  116. #define CONFIG_BOOTP_BOOTFILESIZE
  117. #define CONFIG_MAC_PARTITION
  118. #define CONFIG_DOS_PARTITION
  119. #undef CONFIG_RTC_MPC8xx /* MPC885 does not support RTC */
  120. #define CONFIG_TIMESTAMP /* but print image timestmps */
  121. /*
  122. * Command line configuration.
  123. */
  124. #include <config_cmd_default.h>
  125. #define CONFIG_CMD_ASKENV
  126. #define CONFIG_CMD_DATE
  127. #define CONFIG_CMD_DHCP
  128. #define CONFIG_CMD_EEPROM
  129. #define CONFIG_CMD_I2C
  130. #define CONFIG_CMD_IDE
  131. #define CONFIG_CMD_MII
  132. #define CONFIG_CMD_NFS
  133. #define CONFIG_CMD_PING
  134. /*
  135. * Miscellaneous configurable options
  136. */
  137. #define CFG_LONGHELP /* undef to save memory */
  138. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  139. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  140. #define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
  141. #ifdef CFG_HUSH_PARSER
  142. #define CFG_PROMPT_HUSH_PS2 "> "
  143. #endif
  144. #if defined(CONFIG_CMD_KGDB)
  145. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  146. #else
  147. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  148. #endif
  149. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  150. #define CFG_MAXARGS 16 /* max number of command args */
  151. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  152. #define CFG_MEMTEST_START 0x0100000 /* memtest works on */
  153. #define CFG_MEMTEST_END 0x0300000 /* 1 ... 3 MB in DRAM */
  154. #define CFG_ALT_MEMTEST /* alternate, more extensive
  155. memory test.*/
  156. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  157. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  158. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  159. /*
  160. * Enable loopw command.
  161. */
  162. #define CONFIG_LOOPW
  163. /*
  164. * Low Level Configuration Settings
  165. * (address mappings, register initial values, etc.)
  166. * You should know what you are doing if you make changes here.
  167. */
  168. /*-----------------------------------------------------------------------
  169. * Internal Memory Mapped Register
  170. */
  171. #define CFG_IMMR 0xFFF00000
  172. /*-----------------------------------------------------------------------
  173. * Definitions for initial stack pointer and data area (in DPRAM)
  174. */
  175. #define CFG_INIT_RAM_ADDR CFG_IMMR
  176. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  177. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  178. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  179. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  180. /*-----------------------------------------------------------------------
  181. * Start addresses for the final memory configuration
  182. * (Set up by the startup code)
  183. * Please note that CFG_SDRAM_BASE _must_ start at 0
  184. */
  185. #define CFG_SDRAM_BASE 0x00000000
  186. #define CFG_FLASH_BASE 0x40000000
  187. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  188. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  189. #define CFG_MALLOC_LEN (256 << 10) /* Reserve 128 kB for malloc() */
  190. /*
  191. * For booting Linux, the board info and command line data
  192. * have to be in the first 8 MB of memory, since this is
  193. * the maximum mapped by the Linux kernel during initialization.
  194. */
  195. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  196. /*-----------------------------------------------------------------------
  197. * FLASH organization
  198. */
  199. /* use CFI flash driver */
  200. #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
  201. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  202. #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
  203. #define CFG_FLASH_EMPTY_INFO
  204. #define CFG_FLASH_USE_BUFFER_WRITE 1
  205. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  206. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  207. #define CFG_ENV_IS_IN_FLASH 1
  208. #define CFG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
  209. #define CFG_ENV_SIZE 0x08000 /* Total Size of Environment */
  210. #define CFG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment Sector */
  211. /* Address and size of Redundant Environment Sector */
  212. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SECT_SIZE)
  213. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  214. /*-----------------------------------------------------------------------
  215. * Hardware Information Block
  216. */
  217. #define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  218. #define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  219. #define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  220. /*-----------------------------------------------------------------------
  221. * Cache Configuration
  222. */
  223. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  224. #if defined(CONFIG_CMD_KGDB)
  225. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  226. #endif
  227. /*-----------------------------------------------------------------------
  228. * SYPCR - System Protection Control 11-9
  229. * SYPCR can only be written once after reset!
  230. *-----------------------------------------------------------------------
  231. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  232. */
  233. #if defined(CONFIG_WATCHDOG)
  234. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  235. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  236. #else
  237. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  238. #endif
  239. /*-----------------------------------------------------------------------
  240. * SIUMCR - SIU Module Configuration 11-6
  241. *-----------------------------------------------------------------------
  242. * PCMCIA config., multi-function pin tri-state
  243. */
  244. #ifndef CONFIG_CAN_DRIVER
  245. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  246. #else /* we must activate GPL5 in the SIUMCR for CAN */
  247. #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  248. #endif /* CONFIG_CAN_DRIVER */
  249. /*-----------------------------------------------------------------------
  250. * TBSCR - Time Base Status and Control 11-26
  251. *-----------------------------------------------------------------------
  252. * Clear Reference Interrupt Status, Timebase freezing enabled
  253. */
  254. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  255. /*-----------------------------------------------------------------------
  256. * PISCR - Periodic Interrupt Status and Control 11-31
  257. *-----------------------------------------------------------------------
  258. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  259. */
  260. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  261. /*-----------------------------------------------------------------------
  262. * SCCR - System Clock and reset Control Register 15-27
  263. *-----------------------------------------------------------------------
  264. * Set clock output, timebase and RTC source and divider,
  265. * power management and some other internal clocks
  266. */
  267. #define SCCR_MASK SCCR_EBDF11
  268. #define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  269. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  270. SCCR_DFALCD00)
  271. /*-----------------------------------------------------------------------
  272. * PCMCIA stuff
  273. *-----------------------------------------------------------------------
  274. *
  275. */
  276. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  277. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  278. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  279. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  280. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  281. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  282. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  283. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  284. /*-----------------------------------------------------------------------
  285. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  286. *-----------------------------------------------------------------------
  287. */
  288. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  289. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  290. #undef CONFIG_IDE_LED /* LED for ide not supported */
  291. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  292. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  293. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  294. #define CFG_ATA_IDE0_OFFSET 0x0000
  295. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  296. /* Offset for data I/O */
  297. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  298. /* Offset for normal register accesses */
  299. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  300. /* Offset for alternate registers */
  301. #define CFG_ATA_ALT_OFFSET 0x0100
  302. /*-----------------------------------------------------------------------
  303. *
  304. *-----------------------------------------------------------------------
  305. *
  306. */
  307. #define CFG_DER 0
  308. /*
  309. * Init Memory Controller:
  310. *
  311. * BR0/1 and OR0/1 (FLASH)
  312. */
  313. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  314. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  315. /* used to re-map FLASH both when starting from SRAM or FLASH:
  316. * restrict access enough to keep SRAM working (if any)
  317. * but not too much to meddle with FLASH accesses
  318. */
  319. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  320. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  321. /*
  322. * FLASH timing: Default value of OR0 after reset
  323. */
  324. #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_MSK | OR_BI | \
  325. OR_SCY_6_CLK | OR_TRLX)
  326. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  327. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  328. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  329. #define CFG_OR1_REMAP CFG_OR0_REMAP
  330. #define CFG_OR1_PRELIM CFG_OR0_PRELIM
  331. #define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
  332. /*
  333. * BR2/3 and OR2/3 (SDRAM)
  334. *
  335. */
  336. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  337. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  338. #define SDRAM_MAX_SIZE (256 << 20) /* max 256 MB per bank */
  339. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  340. #define CFG_OR_TIMING_SDRAM 0x00000A00
  341. #define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  342. #define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  343. #ifndef CONFIG_CAN_DRIVER
  344. #define CFG_OR3_PRELIM CFG_OR2_PRELIM
  345. #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  346. #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
  347. #define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
  348. #define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  349. #define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
  350. #define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
  351. BR_PS_8 | BR_MS_UPMB | BR_V )
  352. #endif /* CONFIG_CAN_DRIVER */
  353. /*
  354. * 4096 Rows from SDRAM example configuration
  355. * 1000 factor s -> ms
  356. * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
  357. * 4 Number of refresh cycles per period
  358. * 64 Refresh cycle in ms per number of rows
  359. */
  360. #define CFG_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64))
  361. /*
  362. * Periodic timer (MAMR[PTx]) for 4 * 7.8 us refresh (= 31.2 us per quad)
  363. *
  364. * CPUclock(MHz) * 31.2
  365. * CFG_MAMR_PTA = ----------------------------------- with DFBRG = 0
  366. * 2^(2*SCCR[DFBRG]) * MPTPR_PTP_DIV16
  367. *
  368. * CPU clock = 15 MHz: CFG_MAMR_PTA = 29 -> 4 * 7.73 us
  369. * CPU clock = 50 MHz: CFG_MAMR_PTA = 97 -> 4 * 7.76 us
  370. * CPU clock = 66 MHz: CFG_MAMR_PTA = 128 -> 4 * 7.75 us
  371. * CPU clock = 133 MHz: CFG_MAMR_PTA = 255 -> 4 * 7.67 us
  372. *
  373. * Value 97 is for 4 * 7.8 us at 50 MHz. So the refresh cycle requirement will
  374. * be met also in the default configuration, i.e. if environment variable
  375. * 'cpuclk' is not set.
  376. */
  377. #define CFG_MAMR_PTA 128
  378. /*
  379. * Memory Periodic Timer Prescaler Register (MPTPR) values.
  380. */
  381. /* 4 * 7.8 us refresh (= 31.2 us per quad) at 50 MHz and PTA = 97 */
  382. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16
  383. /* 4 * 3.9 us refresh (= 15.6 us per quad) at 50 MHz and PTA = 97 */
  384. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8
  385. /*
  386. * MAMR settings for SDRAM
  387. */
  388. /* 8 column SDRAM */
  389. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  390. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  391. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  392. /* 9 column SDRAM */
  393. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  394. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  395. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  396. /* 10 column SDRAM */
  397. #define CFG_MAMR_10COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  398. MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A9 | \
  399. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  400. /*
  401. * Internal Definitions
  402. *
  403. * Boot Flags
  404. */
  405. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  406. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  407. /*
  408. * Network configuration
  409. */
  410. #define CONFIG_SCC2_ENET /* enable ethernet on SCC2 */
  411. #define CONFIG_FEC_ENET /* enable ethernet on FEC */
  412. #define CONFIG_ETHER_ON_FEC1 /* ... for FEC1 */
  413. #define CONFIG_ETHER_ON_FEC2 /* ... for FEC2 */
  414. #if defined(CONFIG_CMD_MII)
  415. #define CFG_DISCOVER_PHY
  416. #define CONFIG_MII_INIT 1
  417. #endif
  418. #define CONFIG_NET_RETRY_COUNT 1 /* reduce max. timeout before
  419. switching to another netwok (if the
  420. tried network is unreachable) */
  421. #define CONFIG_ETHPRIME "SCC ETHERNET"
  422. #endif /* __CONFIG_H */