TQM866M.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505
  1. /*
  2. * (C) Copyright 2000-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC866 1 /* This is a MPC866 CPU */
  33. #define CONFIG_TQM866M 1 /* ...on a TQM8xxM module */
  34. #define CONFIG_8xx_OSCLK 10000000 /* 10 MHz - PLL input clock */
  35. #define CFG_8xx_CPUCLK_MIN 15000000 /* 15 MHz - CPU minimum clock */
  36. #define CFG_8xx_CPUCLK_MAX 133000000 /* 133 MHz - CPU maximum clock */
  37. #define CONFIG_8xx_CPUCLK_DEFAULT 50000000 /* 50 MHz - CPU default clock */
  38. /* (it will be used if there is no */
  39. /* 'cpuclk' variable with valid value) */
  40. #undef CFG_MEASURE_CPUCLK /* Measure real cpu clock */
  41. /* (function measure_gclk() */
  42. /* will be called) */
  43. #ifdef CFG_MEASURE_CPUCLK
  44. #define CFG_8XX_XIN 10000000 /* measure_gclk() needs this */
  45. #endif
  46. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  47. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  48. #define CONFIG_BOOTCOUNT_LIMIT
  49. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  50. #define CONFIG_BOARD_TYPES 1 /* support board types */
  51. #define CONFIG_PREBOOT "echo;" \
  52. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  53. "echo"
  54. #undef CONFIG_BOOTARGS
  55. #define CONFIG_EXTRA_ENV_SETTINGS \
  56. "netdev=eth0\0" \
  57. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  58. "nfsroot=${serverip}:${rootpath}\0" \
  59. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  60. "addip=setenv bootargs ${bootargs} " \
  61. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  62. ":${hostname}:${netdev}:off panic=1\0" \
  63. "flash_nfs=run nfsargs addip;" \
  64. "bootm ${kernel_addr}\0" \
  65. "flash_self=run ramargs addip;" \
  66. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  67. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  68. "rootpath=/opt/eldk/ppc_8xx\0" \
  69. "hostname=TQM866M\0" \
  70. "bootfile=TQM866M/uImage\0" \
  71. "fdt_addr=400C0000\0" \
  72. "kernel_addr=40100000\0" \
  73. "ramdisk_addr=40280000\0" \
  74. "u-boot=TQM866M/u-image.bin\0" \
  75. "load=tftp 200000 ${u-boot}\0" \
  76. "update=prot off 40000000 +${filesize};" \
  77. "era 40000000 +${filesize};" \
  78. "cp.b 200000 40000000 ${filesize};" \
  79. "sete filesize;save\0" \
  80. ""
  81. #define CONFIG_BOOTCOMMAND "run flash_self"
  82. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  83. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  84. #undef CONFIG_WATCHDOG /* watchdog disabled */
  85. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  86. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  87. /* enable I2C and select the hardware/software driver */
  88. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  89. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  90. #define CFG_I2C_SPEED 93000 /* 93 kHz is supposed to work */
  91. #define CFG_I2C_SLAVE 0xFE
  92. #ifdef CONFIG_SOFT_I2C
  93. /*
  94. * Software (bit-bang) I2C driver configuration
  95. */
  96. #define PB_SCL 0x00000020 /* PB 26 */
  97. #define PB_SDA 0x00000010 /* PB 27 */
  98. #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
  99. #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
  100. #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
  101. #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
  102. #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
  103. else immr->im_cpm.cp_pbdat &= ~PB_SDA
  104. #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
  105. else immr->im_cpm.cp_pbdat &= ~PB_SCL
  106. #define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
  107. #endif /* CONFIG_SOFT_I2C */
  108. #define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM AT24C256 */
  109. #define CFG_I2C_EEPROM_ADDR_LEN 2 /* two byte address */
  110. #define CFG_EEPROM_PAGE_WRITE_BITS 4
  111. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  112. /*
  113. * BOOTP options
  114. */
  115. #define CONFIG_BOOTP_SUBNETMASK
  116. #define CONFIG_BOOTP_GATEWAY
  117. #define CONFIG_BOOTP_HOSTNAME
  118. #define CONFIG_BOOTP_BOOTPATH
  119. #define CONFIG_BOOTP_BOOTFILESIZE
  120. #define CONFIG_MAC_PARTITION
  121. #define CONFIG_DOS_PARTITION
  122. #undef CONFIG_RTC_MPC8xx /* MPC866 does not support RTC */
  123. #define CONFIG_TIMESTAMP /* but print image timestmps */
  124. /*
  125. * Command line configuration.
  126. */
  127. #include <config_cmd_default.h>
  128. #define CONFIG_CMD_ASKENV
  129. #define CONFIG_CMD_DHCP
  130. #define CONFIG_CMD_EEPROM
  131. #define CONFIG_CMD_ELF
  132. #define CONFIG_CMD_IDE
  133. #define CONFIG_CMD_JFFS2
  134. #define CONFIG_CMD_NFS
  135. #define CONFIG_CMD_SNTP
  136. #define CONFIG_NETCONSOLE
  137. /*
  138. * Miscellaneous configurable options
  139. */
  140. #define CFG_LONGHELP /* undef to save memory */
  141. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  142. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  143. #define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
  144. #ifdef CFG_HUSH_PARSER
  145. #define CFG_PROMPT_HUSH_PS2 "> "
  146. #endif
  147. #if defined(CONFIG_CMD_KGDB)
  148. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  149. #else
  150. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  151. #endif
  152. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  153. #define CFG_MAXARGS 16 /* max number of command args */
  154. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  155. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  156. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  157. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  158. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  159. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  160. /*
  161. * Low Level Configuration Settings
  162. * (address mappings, register initial values, etc.)
  163. * You should know what you are doing if you make changes here.
  164. */
  165. /*-----------------------------------------------------------------------
  166. * Internal Memory Mapped Register
  167. */
  168. #define CFG_IMMR 0xFFF00000
  169. /*-----------------------------------------------------------------------
  170. * Definitions for initial stack pointer and data area (in DPRAM)
  171. */
  172. #define CFG_INIT_RAM_ADDR CFG_IMMR
  173. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  174. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  175. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  176. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  177. /*-----------------------------------------------------------------------
  178. * Start addresses for the final memory configuration
  179. * (Set up by the startup code)
  180. * Please note that CFG_SDRAM_BASE _must_ start at 0
  181. */
  182. #define CFG_SDRAM_BASE 0x00000000
  183. #define CFG_FLASH_BASE 0x40000000
  184. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  185. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  186. #define CFG_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */
  187. /*
  188. * For booting Linux, the board info and command line data
  189. * have to be in the first 8 MB of memory, since this is
  190. * the maximum mapped by the Linux kernel during initialization.
  191. */
  192. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  193. /*-----------------------------------------------------------------------
  194. * FLASH organization
  195. */
  196. /* use CFI flash driver */
  197. #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
  198. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  199. #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
  200. #define CFG_FLASH_EMPTY_INFO
  201. #define CFG_FLASH_USE_BUFFER_WRITE 1
  202. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  203. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  204. #define CFG_ENV_IS_IN_FLASH 1
  205. #define CFG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
  206. #define CFG_ENV_SIZE 0x08000 /* Total Size of Environment Sector */
  207. #define CFG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment Sector */
  208. /* Address and size of Redundant Environment Sector */
  209. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SECT_SIZE)
  210. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  211. #define CFG_USE_PPCENV /* Environment embedded in sect .ppcenv */
  212. /*-----------------------------------------------------------------------
  213. * Dynamic MTD partition support
  214. */
  215. #define CONFIG_JFFS2_CMDLINE
  216. #define MTDIDS_DEFAULT "nor0=TQM8xxM-0"
  217. #define MTDPARTS_DEFAULT "mtdparts=TQM8xxM-0:512k(u-boot)," \
  218. "128k(dtb)," \
  219. "1920k(kernel)," \
  220. "5632(rootfs)," \
  221. "4m(data)"
  222. /*-----------------------------------------------------------------------
  223. * Hardware Information Block
  224. */
  225. #define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  226. #define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  227. #define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  228. /*-----------------------------------------------------------------------
  229. * Cache Configuration
  230. */
  231. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  232. #if defined(CONFIG_CMD_KGDB)
  233. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  234. #endif
  235. /*-----------------------------------------------------------------------
  236. * SYPCR - System Protection Control 11-9
  237. * SYPCR can only be written once after reset!
  238. *-----------------------------------------------------------------------
  239. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  240. */
  241. #if defined(CONFIG_WATCHDOG)
  242. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  243. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  244. #else
  245. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  246. #endif
  247. /*-----------------------------------------------------------------------
  248. * SIUMCR - SIU Module Configuration 11-6
  249. *-----------------------------------------------------------------------
  250. * PCMCIA config., multi-function pin tri-state
  251. */
  252. #ifndef CONFIG_CAN_DRIVER
  253. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  254. #else /* we must activate GPL5 in the SIUMCR for CAN */
  255. #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  256. #endif /* CONFIG_CAN_DRIVER */
  257. /*-----------------------------------------------------------------------
  258. * TBSCR - Time Base Status and Control 11-26
  259. *-----------------------------------------------------------------------
  260. * Clear Reference Interrupt Status, Timebase freezing enabled
  261. */
  262. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  263. /*-----------------------------------------------------------------------
  264. * PISCR - Periodic Interrupt Status and Control 11-31
  265. *-----------------------------------------------------------------------
  266. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  267. */
  268. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  269. /*-----------------------------------------------------------------------
  270. * SCCR - System Clock and reset Control Register 15-27
  271. *-----------------------------------------------------------------------
  272. * Set clock output, timebase and RTC source and divider,
  273. * power management and some other internal clocks
  274. */
  275. #define SCCR_MASK SCCR_EBDF11
  276. #define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  277. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  278. SCCR_DFALCD00)
  279. /*-----------------------------------------------------------------------
  280. * PCMCIA stuff
  281. *-----------------------------------------------------------------------
  282. *
  283. */
  284. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  285. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  286. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  287. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  288. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  289. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  290. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  291. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  292. /*-----------------------------------------------------------------------
  293. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  294. *-----------------------------------------------------------------------
  295. */
  296. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  297. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  298. #undef CONFIG_IDE_LED /* LED for ide not supported */
  299. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  300. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  301. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  302. #define CFG_ATA_IDE0_OFFSET 0x0000
  303. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  304. /* Offset for data I/O */
  305. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  306. /* Offset for normal register accesses */
  307. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  308. /* Offset for alternate registers */
  309. #define CFG_ATA_ALT_OFFSET 0x0100
  310. /*-----------------------------------------------------------------------
  311. *
  312. *-----------------------------------------------------------------------
  313. *
  314. */
  315. #define CFG_DER 0
  316. /*
  317. * Init Memory Controller:
  318. *
  319. * BR0/1 and OR0/1 (FLASH)
  320. */
  321. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  322. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  323. /* used to re-map FLASH both when starting from SRAM or FLASH:
  324. * restrict access enough to keep SRAM working (if any)
  325. * but not too much to meddle with FLASH accesses
  326. */
  327. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  328. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  329. /*
  330. * FLASH timing: Default value of OR0 after reset
  331. */
  332. #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_MSK | OR_BI | \
  333. OR_SCY_15_CLK | OR_TRLX)
  334. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  335. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  336. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  337. #define CFG_OR1_REMAP CFG_OR0_REMAP
  338. #define CFG_OR1_PRELIM CFG_OR0_PRELIM
  339. #define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
  340. /*
  341. * BR2/3 and OR2/3 (SDRAM)
  342. *
  343. */
  344. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  345. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  346. #define SDRAM_MAX_SIZE (256 << 20) /* max 256 MB per bank */
  347. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  348. #define CFG_OR_TIMING_SDRAM 0x00000A00
  349. #define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  350. #define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  351. #ifndef CONFIG_CAN_DRIVER
  352. #define CFG_OR3_PRELIM CFG_OR2_PRELIM
  353. #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  354. #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
  355. #define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
  356. #define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  357. #define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
  358. #define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
  359. BR_PS_8 | BR_MS_UPMB | BR_V )
  360. #endif /* CONFIG_CAN_DRIVER */
  361. /*
  362. * 4096 Rows from SDRAM example configuration
  363. * 1000 factor s -> ms
  364. * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
  365. * 4 Number of refresh cycles per period
  366. * 64 Refresh cycle in ms per number of rows
  367. */
  368. #define CFG_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64))
  369. /*
  370. * Periodic timer (MAMR[PTx]) for 4 * 7.8 us refresh (= 31.2 us per quad)
  371. *
  372. * CPUclock(MHz) * 31.2
  373. * CFG_MAMR_PTA = ----------------------------------- with DFBRG = 0
  374. * 2^(2*SCCR[DFBRG]) * MPTPR_PTP_DIV16
  375. *
  376. * CPU clock = 15 MHz: CFG_MAMR_PTA = 29 -> 4 * 7.73 us
  377. * CPU clock = 50 MHz: CFG_MAMR_PTA = 97 -> 4 * 7.76 us
  378. * CPU clock = 66 MHz: CFG_MAMR_PTA = 128 -> 4 * 7.75 us
  379. * CPU clock = 133 MHz: CFG_MAMR_PTA = 255 -> 4 * 7.67 us
  380. *
  381. * Value 97 is for 4 * 7.8 us at 50 MHz. So the refresh cycle requirement will
  382. * be met also in the default configuration, i.e. if environment variable
  383. * 'cpuclk' is not set.
  384. */
  385. #define CFG_MAMR_PTA 97
  386. /*
  387. * Memory Periodic Timer Prescaler Register (MPTPR) values.
  388. */
  389. /* 4 * 7.8 us refresh (= 31.2 us per quad) at 50 MHz and PTA = 97 */
  390. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16
  391. /* 4 * 3.9 us refresh (= 15.6 us per quad) at 50 MHz and PTA = 97 */
  392. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8
  393. /*
  394. * MAMR settings for SDRAM
  395. */
  396. /* 8 column SDRAM */
  397. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  398. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  399. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  400. /* 9 column SDRAM */
  401. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  402. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  403. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  404. /* 10 column SDRAM */
  405. #define CFG_MAMR_10COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  406. MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A9 | \
  407. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  408. /*
  409. * Internal Definitions
  410. *
  411. * Boot Flags
  412. */
  413. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  414. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  415. #define CONFIG_SCC1_ENET
  416. #define CONFIG_FEC_ENET
  417. #define CONFIG_ETHPRIME "SCC ETHERNET"
  418. #endif /* __CONFIG_H */