TQM8272.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765
  1. /*
  2. * (C) Copyright 2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC8260 1 /* This is a MPC8260 CPU */
  33. #define CONFIG_MPC8272_FAMILY 1
  34. #define CONFIG_TQM8272 1
  35. #define CONFIG_GET_CPU_STR_F 1 /* Get the CPU ID STR */
  36. #define CONFIG_BOARD_GET_CPU_CLK_F 1 /* Get the CLKIN from board fct */
  37. #define STK82xx_150 1 /* on a STK82xx.150 */
  38. #define CONFIG_CPM2 1 /* Has a CPM2 */
  39. #define CONFIG_82xx_CONS_SMC1 1 /* console on SMC1 */
  40. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  41. #define CONFIG_BOARD_EARLY_INIT_R 1
  42. #if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC)
  43. #define CONFIG_BAUDRATE 230400
  44. #else
  45. #define CONFIG_BAUDRATE 115200
  46. #endif
  47. #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
  48. #undef CONFIG_BOOTARGS
  49. #define CONFIG_EXTRA_ENV_SETTINGS \
  50. "netdev=eth0\0" \
  51. "consdev=ttyCPM0\0" \
  52. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  53. "nfsroot=${serverip}:${rootpath}\0" \
  54. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  55. "hostname=tqm8272\0" \
  56. "addip=setenv bootargs ${bootargs} " \
  57. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  58. ":${hostname}:${netdev}:off panic=1\0" \
  59. "addcons=setenv bootargs ${bootargs} " \
  60. "console=$(consdev),$(baudrate)\0" \
  61. "flash_nfs=run nfsargs addip addcons;" \
  62. "bootm ${kernel_addr}\0" \
  63. "flash_self=run ramargs addip addcons;" \
  64. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  65. "net_nfs=tftp 300000 ${bootfile};" \
  66. "run nfsargs addip addcons;bootm\0" \
  67. "rootpath=/opt/eldk/ppc_82xx\0" \
  68. "bootfile=/tftpboot/tqm8272/uImage\0" \
  69. "kernel_addr=40080000\0" \
  70. "ramdisk_addr=40100000\0" \
  71. "load=tftp 300000 /tftpboot/tqm8272/u-boot.bin\0" \
  72. "update=protect off 40000000 4003ffff;era 40000000 4003ffff;" \
  73. "cp.b 300000 40000000 40000;" \
  74. "setenv filesize;saveenv\0" \
  75. "cphwib=cp.b 4003fc00 33fc00 400\0" \
  76. "upd=run load cphwib update\0" \
  77. ""
  78. #define CONFIG_BOOTCOMMAND "run flash_self"
  79. #define CONFIG_I2C 1
  80. #if CONFIG_I2C
  81. /* enable I2C and select the hardware/software driver */
  82. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  83. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  84. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  85. #define CFG_I2C_SLAVE 0x7F
  86. /*
  87. * Software (bit-bang) I2C driver configuration
  88. */
  89. #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
  90. #define I2C_ACTIVE (iop->pdir |= 0x00010000)
  91. #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
  92. #define I2C_READ ((iop->pdat & 0x00010000) != 0)
  93. #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
  94. else iop->pdat &= ~0x00010000
  95. #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
  96. else iop->pdat &= ~0x00020000
  97. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  98. #define CONFIG_I2C_X
  99. /* EEPROM */
  100. #define CFG_I2C_EEPROM_ADDR_LEN 2
  101. #define CFG_EEPROM_PAGE_WRITE_BITS 4
  102. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  103. #define CFG_EEPROM_PAGE_WRITE_ENABLE /* necessary for the LM75 chip */
  104. #define CFG_I2C_MULTI_EEPROMS 1 /* more than one eeprom */
  105. /* I2C RTC */
  106. #define CONFIG_RTC_DS1337 /* Use ds1337 rtc via i2c */
  107. #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  108. /* I2C SYSMON (LM75) */
  109. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  110. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  111. #define CFG_DTT_MAX_TEMP 70
  112. #define CFG_DTT_LOW_TEMP -30
  113. #define CFG_DTT_HYSTERESIS 3
  114. #else
  115. #undef CONFIG_HARD_I2C
  116. #undef CONFIG_SOFT_I2C
  117. #endif
  118. /*
  119. * select serial console configuration
  120. *
  121. * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  122. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  123. * for SCC).
  124. *
  125. * if CONFIG_CONS_NONE is defined, then the serial console routines must
  126. * defined elsewhere (for example, on the cogent platform, there are serial
  127. * ports on the motherboard which are used for the serial console - see
  128. * cogent/cma101/serial.[ch]).
  129. */
  130. #define CONFIG_CONS_ON_SMC /* define if console on SMC */
  131. #undef CONFIG_CONS_ON_SCC /* define if console on SCC */
  132. #undef CONFIG_CONS_NONE /* define if console on something else*/
  133. #ifdef CONFIG_82xx_CONS_SMC1
  134. #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
  135. #endif
  136. #ifdef CONFIG_82xx_CONS_SMC2
  137. #define CONFIG_CONS_INDEX 2 /* which serial channel for console */
  138. #endif
  139. #undef CONFIG_CONS_USE_EXTC /* SMC/SCC use ext clock not brg_clk */
  140. #define CONFIG_CONS_EXTC_RATE 3686400 /* SMC/SCC ext clk rate in Hz */
  141. #define CONFIG_CONS_EXTC_PINSEL 0 /* pin select 0=CLK3/CLK9 */
  142. /*
  143. * select ethernet configuration
  144. *
  145. * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
  146. * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
  147. * for FCC)
  148. *
  149. * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
  150. * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
  151. *
  152. * (On TQM8272 either SCC1 or FCC2 may be chosen: SCC1 is hardwired to the
  153. * X.29 connector, and FCC2 is hardwired to the X.1 connector)
  154. */
  155. #define CFG_FCC_ETHERNET
  156. #if defined(CFG_FCC_ETHERNET)
  157. #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
  158. #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  159. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  160. #define CONFIG_ETHER_INDEX 2 /* which SCC/FCC channel for ethernet */
  161. #else
  162. #define CONFIG_ETHER_ON_SCC /* define if ether on SCC */
  163. #undef CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  164. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  165. #define CONFIG_ETHER_INDEX 1 /* which SCC/FCC channel for ethernet */
  166. #endif
  167. #if defined(CONFIG_ETHER_ON_SCC) && (CONFIG_ETHER_INDEX == 1)
  168. /*
  169. * - RX clk is CLK11
  170. * - TX clk is CLK12
  171. */
  172. # define CFG_CMXSCR_VALUE (CMXSCR_RS1CS_CLK11 | CMXSCR_TS1CS_CLK12)
  173. #elif defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 2)
  174. /*
  175. * - Rx-CLK is CLK13
  176. * - Tx-CLK is CLK14
  177. * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
  178. * - Enable Full Duplex in FSMR
  179. */
  180. # define CFG_CMXFCR_MASK (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
  181. # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
  182. # define CFG_CPMFCR_RAMTYPE 0
  183. # define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
  184. #endif /* CONFIG_ETHER_ON_FCC, CONFIG_ETHER_INDEX */
  185. #define CONFIG_MII /* MII PHY management */
  186. #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
  187. /*
  188. * GPIO pins used for bit-banged MII communications
  189. */
  190. #define MDIO_PORT 2 /* Port C */
  191. #if STK82xx_150
  192. #define CFG_MDIO_PIN 0x00008000 /* PC16 */
  193. #define CFG_MDC_PIN 0x00004000 /* PC17 */
  194. #endif
  195. #if STK82xx_100
  196. #define CFG_MDIO_PIN 0x00000002 /* PC30 */
  197. #define CFG_MDC_PIN 0x00000001 /* PC31 */
  198. #endif
  199. #if 1
  200. #define MDIO_ACTIVE (iop->pdir |= CFG_MDIO_PIN)
  201. #define MDIO_TRISTATE (iop->pdir &= ~CFG_MDIO_PIN)
  202. #define MDIO_READ ((iop->pdat & CFG_MDIO_PIN) != 0)
  203. #define MDIO(bit) if(bit) iop->pdat |= CFG_MDIO_PIN; \
  204. else iop->pdat &= ~CFG_MDIO_PIN
  205. #define MDC(bit) if(bit) iop->pdat |= CFG_MDC_PIN; \
  206. else iop->pdat &= ~CFG_MDC_PIN
  207. #else
  208. #define MDIO_ACTIVE ({unsigned long tmp; tmp = iop->pdir; tmp |= CFG_MDIO_PIN; iop->pdir = tmp;})
  209. #define MDIO_TRISTATE ({unsigned long tmp; tmp = iop->pdir; tmp &= ~CFG_MDIO_PIN; iop->pdir = tmp;})
  210. #define MDIO_READ ((iop->pdat & CFG_MDIO_PIN) != 0)
  211. #define MDIO(bit) if(bit) {unsigned long tmp; tmp = iop->pdat; tmp |= CFG_MDIO_PIN; iop->pdat = tmp;}\
  212. else {unsigned long tmp; tmp = iop->pdat; tmp &= ~CFG_MDIO_PIN; iop->pdat = tmp;}
  213. #define MDC(bit) if(bit) {unsigned long tmp; tmp = iop->pdat; tmp |= CFG_MDC_PIN; iop->pdat = tmp;}\
  214. else {unsigned long tmp; tmp = iop->pdat; tmp &= ~CFG_MDC_PIN; iop->pdat = tmp;}
  215. #endif
  216. #define MIIDELAY udelay(1)
  217. /* system clock rate (CLKIN) - equal to the 60x and local bus speed */
  218. #define CONFIG_8260_CLKIN 66666666 /* in Hz */
  219. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  220. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  221. #undef CONFIG_WATCHDOG /* watchdog disabled */
  222. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  223. /*
  224. * BOOTP options
  225. */
  226. #define CONFIG_BOOTP_SUBNETMASK
  227. #define CONFIG_BOOTP_GATEWAY
  228. #define CONFIG_BOOTP_HOSTNAME
  229. #define CONFIG_BOOTP_BOOTPATH
  230. #define CONFIG_BOOTP_BOOTFILESIZE
  231. /*
  232. * Command line configuration.
  233. */
  234. #include <config_cmd_default.h>
  235. #define CONFIG_CMD_I2C
  236. #define CONFIG_CMD_DHCP
  237. #define CONFIG_CMD_MII
  238. #define CONFIG_CMD_NAND
  239. #define CONFIG_CMD_NFS
  240. #define CONFIG_CMD_PCI
  241. #define CONFIG_CMD_PING
  242. #define CONFIG_CMD_SNTP
  243. #if CONFIG_I2C
  244. #define CONFIG_CMD_I2C
  245. #define CONFIG_CMD_DATE
  246. #define CONFIG_CMD_DTT
  247. #define CONFIG_CMD_EEPROM
  248. #endif
  249. /*
  250. * Miscellaneous configurable options
  251. */
  252. #define CFG_LONGHELP /* undef to save memory */
  253. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  254. #if 0
  255. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  256. #define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
  257. #ifdef CFG_HUSH_PARSER
  258. #define CFG_PROMPT_HUSH_PS2 "> "
  259. #endif
  260. #endif
  261. #if defined(CONFIG_CMD_KGDB)
  262. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  263. #else
  264. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  265. #endif
  266. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  267. #define CFG_MAXARGS 16 /* max number of command args */
  268. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  269. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  270. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  271. #define CFG_LOAD_ADDR 0x300000 /* default load address */
  272. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  273. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  274. #define CFG_RESET_ADDRESS 0x40000104 /* "bad" address */
  275. /*
  276. * For booting Linux, the board info and command line data
  277. * have to be in the first 8 MB of memory, since this is
  278. * the maximum mapped by the Linux kernel during initialization.
  279. */
  280. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  281. /*-----------------------------------------------------------------------
  282. * CAN stuff
  283. *-----------------------------------------------------------------------
  284. */
  285. #define CFG_CAN_BASE 0x51000000
  286. #define CFG_CAN_SIZE 1
  287. #define CFG_CAN_BR ((CFG_CAN_BASE & BRx_BA_MSK) |\
  288. BRx_PS_8 |\
  289. BRx_MS_UPMC |\
  290. BRx_V)
  291. #define CFG_CAN_OR (MEG_TO_AM(CFG_CAN_SIZE) |\
  292. ORxU_BI)
  293. /* What should the base address of the main FLASH be and how big is
  294. * it (in MBytes)? This must contain TEXT_BASE from board/tqm8272/config.mk
  295. * The main FLASH is whichever is connected to *CS0.
  296. */
  297. #define CFG_FLASH0_BASE 0x40000000
  298. #define CFG_FLASH0_SIZE 32 /* 32 MB */
  299. /* Flash bank size (for preliminary settings)
  300. */
  301. #define CFG_FLASH_SIZE CFG_FLASH0_SIZE
  302. /*-----------------------------------------------------------------------
  303. * FLASH organization
  304. */
  305. #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
  306. #define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  307. #define CFG_FLASH_CFI /* flash is CFI compat. */
  308. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver*/
  309. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector */
  310. #define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash*/
  311. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  312. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  313. #define CFG_UPDATE_FLASH_SIZE
  314. #define CFG_ENV_IS_IN_FLASH 1
  315. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x40000)
  316. #define CFG_ENV_SIZE 0x20000
  317. #define CFG_ENV_SECT_SIZE 0x20000
  318. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SIZE)
  319. #define CFG_ENV_SIZE_REDUND 0x20000
  320. /* Where is the Hardwareinformation Block (from Monitor Sources) */
  321. #define MON_RES_LENGTH (0x0003FC00)
  322. #define HWIB_INFO_START_ADDR (CFG_FLASH_BASE + MON_RES_LENGTH)
  323. #define HWIB_INFO_LEN 512
  324. #define CIB_INFO_START_ADDR (CFG_FLASH_BASE + MON_RES_LENGTH + HWIB_INFO_LEN)
  325. #define CIB_INFO_LEN 512
  326. #define CFG_HWINFO_OFFSET 0x3fc00 /* offset of HW Info block */
  327. #define CFG_HWINFO_SIZE 0x00000060 /* size of HW Info block */
  328. #define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  329. /*-----------------------------------------------------------------------
  330. * NAND-FLASH stuff
  331. *-----------------------------------------------------------------------
  332. */
  333. #if defined(CONFIG_CMD_NAND)
  334. #define CFG_NAND_CS_DIST 0x80
  335. #define CFG_NAND_UPM_WRITE_CMD_OFS 0x20
  336. #define CFG_NAND_UPM_WRITE_ADDR_OFS 0x40
  337. #define CFG_NAND_BR ((CFG_NAND0_BASE & BRx_BA_MSK) |\
  338. BRx_PS_8 |\
  339. BRx_MS_UPMB |\
  340. BRx_V)
  341. #define CFG_NAND_OR (MEG_TO_AM(CFG_NAND_SIZE) |\
  342. ORxU_BI |\
  343. ORxU_EHTR_8IDLE)
  344. #define CFG_NAND_SIZE 1
  345. #define CFG_NAND0_BASE 0x50000000
  346. #define CFG_NAND1_BASE (CFG_NAND0_BASE + CFG_NAND_CS_DIST)
  347. #define CFG_NAND2_BASE (CFG_NAND1_BASE + CFG_NAND_CS_DIST)
  348. #define CFG_NAND3_BASE (CFG_NAND2_BASE + CFG_NAND_CS_DIST)
  349. #define CFG_MAX_NAND_DEVICE 4 /* Max number of NAND devices */
  350. #define NAND_MAX_CHIPS 1
  351. #define CFG_NAND_BASE_LIST { CFG_NAND0_BASE, \
  352. CFG_NAND1_BASE, \
  353. CFG_NAND2_BASE, \
  354. CFG_NAND3_BASE, \
  355. }
  356. #define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)(adr)) = (__u8)d; } while(0)
  357. #define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)(adr)))
  358. #define WRITE_NAND_UPM(d, adr, off) do \
  359. { \
  360. volatile unsigned char *addr = (unsigned char *) (adr + off); \
  361. WRITE_NAND(d, addr); \
  362. } while(0)
  363. #endif /* CONFIG_CMD_NAND */
  364. #define CONFIG_PCI
  365. #ifdef CONFIG_PCI
  366. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  367. #define CONFIG_PCI_PNP
  368. #define CONFIG_EEPRO100
  369. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  370. #define CONFIG_PCI_SCAN_SHOW
  371. #endif
  372. /*-----------------------------------------------------------------------
  373. * Hard Reset Configuration Words
  374. *
  375. * if you change bits in the HRCW, you must also change the CFG_*
  376. * defines for the various registers affected by the HRCW e.g. changing
  377. * HRCW_DPPCxx requires you to also change CFG_SIUMCR.
  378. */
  379. #if 0
  380. #define __HRCW__ALL__ (HRCW_CIP | HRCW_ISB111 | HRCW_BMS)
  381. # define CFG_HRCW_MASTER (__HRCW__ALL__ | HRCW_MODCK_H0111)
  382. #else
  383. #define CFG_HRCW_MASTER (HRCW_BPS11 | HRCW_ISB111 | HRCW_BMS | HRCW_MODCK_H0111)
  384. #endif
  385. /* no slaves so just fill with zeros */
  386. #define CFG_HRCW_SLAVE1 0
  387. #define CFG_HRCW_SLAVE2 0
  388. #define CFG_HRCW_SLAVE3 0
  389. #define CFG_HRCW_SLAVE4 0
  390. #define CFG_HRCW_SLAVE5 0
  391. #define CFG_HRCW_SLAVE6 0
  392. #define CFG_HRCW_SLAVE7 0
  393. /*-----------------------------------------------------------------------
  394. * Internal Memory Mapped Register
  395. */
  396. #define CFG_IMMR 0xFFF00000
  397. /*-----------------------------------------------------------------------
  398. * Definitions for initial stack pointer and data area (in DPRAM)
  399. */
  400. #define CFG_INIT_RAM_ADDR CFG_IMMR
  401. #define CFG_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
  402. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data*/
  403. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  404. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  405. /*-----------------------------------------------------------------------
  406. * Start addresses for the final memory configuration
  407. * (Set up by the startup code)
  408. * Please note that CFG_SDRAM_BASE _must_ start at 0
  409. */
  410. #define CFG_SDRAM_BASE 0x00000000
  411. #define CFG_FLASH_BASE CFG_FLASH0_BASE
  412. #define CFG_MONITOR_BASE TEXT_BASE
  413. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  414. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
  415. /*
  416. * Internal Definitions
  417. *
  418. * Boot Flags
  419. */
  420. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH*/
  421. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  422. /*-----------------------------------------------------------------------
  423. * Cache Configuration
  424. */
  425. #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
  426. #if defined(CONFIG_CMD_KGDB)
  427. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  428. #endif
  429. /*-----------------------------------------------------------------------
  430. * HIDx - Hardware Implementation-dependent Registers 2-11
  431. *-----------------------------------------------------------------------
  432. * HID0 also contains cache control - initially enable both caches and
  433. * invalidate contents, then the final state leaves only the instruction
  434. * cache enabled. Note that Power-On and Hard reset invalidate the caches,
  435. * but Soft reset does not.
  436. *
  437. * HID1 has only read-only information - nothing to set.
  438. */
  439. #define CFG_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI|\
  440. HID0_IFEM|HID0_ABE)
  441. #define CFG_HID0_FINAL (HID0_IFEM|HID0_ABE)
  442. #define CFG_HID2 0
  443. /*-----------------------------------------------------------------------
  444. * RMR - Reset Mode Register 5-5
  445. *-----------------------------------------------------------------------
  446. * turn on Checkstop Reset Enable
  447. */
  448. #define CFG_RMR RMR_CSRE
  449. /*-----------------------------------------------------------------------
  450. * BCR - Bus Configuration 4-25
  451. *-----------------------------------------------------------------------
  452. */
  453. #define CFG_BCR_60x (BCR_EBM|BCR_NPQM0|BCR_NPQM2) /* 60x mode */
  454. #define BCR_APD01 0x10000000
  455. #define CFG_BCR_SINGLE (BCR_APD01|BCR_ETM) /* 8260 mode */
  456. /*-----------------------------------------------------------------------
  457. * SIUMCR - SIU Module Configuration 4-31
  458. *-----------------------------------------------------------------------
  459. */
  460. #if defined(CONFIG_BOARD_GET_CPU_CLK_F)
  461. #define CFG_SIUMCR_LOW (SIUMCR_DPPC00)
  462. #define CFG_SIUMCR_HIGH (SIUMCR_DPPC00 | SIUMCR_ABE)
  463. #else
  464. #define CFG_SIUMCR (SIUMCR_DPPC00)
  465. #endif
  466. /*-----------------------------------------------------------------------
  467. * SYPCR - System Protection Control 4-35
  468. * SYPCR can only be written once after reset!
  469. *-----------------------------------------------------------------------
  470. * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
  471. */
  472. #if defined(CONFIG_WATCHDOG)
  473. #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  474. SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
  475. #else
  476. #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  477. SYPCR_SWRI|SYPCR_SWP)
  478. #endif /* CONFIG_WATCHDOG */
  479. /*-----------------------------------------------------------------------
  480. * TMCNTSC - Time Counter Status and Control 4-40
  481. *-----------------------------------------------------------------------
  482. * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
  483. * and enable Time Counter
  484. */
  485. #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  486. /*-----------------------------------------------------------------------
  487. * PISCR - Periodic Interrupt Status and Control 4-42
  488. *-----------------------------------------------------------------------
  489. * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
  490. * Periodic timer
  491. */
  492. #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  493. /*-----------------------------------------------------------------------
  494. * SCCR - System Clock Control 9-8
  495. *-----------------------------------------------------------------------
  496. * Ensure DFBRG is Divide by 16
  497. */
  498. #define CFG_SCCR SCCR_DFBRG01
  499. /*-----------------------------------------------------------------------
  500. * RCCR - RISC Controller Configuration 13-7
  501. *-----------------------------------------------------------------------
  502. */
  503. #define CFG_RCCR 0
  504. /*
  505. * Init Memory Controller:
  506. *
  507. * Bank Bus Machine PortSz Device
  508. * ---- --- ------- ------ ------
  509. * 0 60x GPCM 32 bit FLASH
  510. * 1 60x SDRAM 64 bit SDRAM
  511. * 2 60x UPMB 8 bit NAND
  512. * 3 60x UPMC 8 bit CAN
  513. *
  514. */
  515. /* Initialize SDRAM
  516. */
  517. #undef CFG_INIT_LOCAL_SDRAM /* No SDRAM on Local Bus */
  518. #define SDRAM_MAX_SIZE 0x20000000 /* max. 512 MB */
  519. /* Minimum mask to separate preliminary
  520. * address ranges for CS[0:2]
  521. */
  522. #define CFG_GLOBAL_SDRAM_LIMIT (512<<20) /* less than 512 MB */
  523. #define CFG_MPTPR 0x4000
  524. /*-----------------------------------------------------------------------------
  525. * Address for Mode Register Set (MRS) command
  526. *-----------------------------------------------------------------------------
  527. * In fact, the address is rather configuration data presented to the SDRAM on
  528. * its address lines. Because the address lines may be mux'ed externally either
  529. * for 8 column or 9 column devices, some bits appear twice in the 8260's
  530. * address:
  531. *
  532. * | (RFU) | (RFU) | WBL | TM | CL | BT | Burst Length |
  533. * | BA1 BA0 | A12 : A10 | A9 | A8 A7 | A6 : A4 | A3 | A2 : A0 |
  534. * 8 columns mux'ing: | A9 | A10 A21 | A22 : A24 | A25 | A26 : A28 |
  535. * 9 columns mux'ing: | A8 | A20 A21 | A22 : A24 | A25 | A26 : A28 |
  536. * Settings: | 0 | 0 0 | 0 1 0 | 0 | 0 1 0 |
  537. *-----------------------------------------------------------------------------
  538. */
  539. #define CFG_MRS_OFFS 0x00000110
  540. /* Bank 0 - FLASH
  541. */
  542. #define CFG_BR0_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
  543. BRx_PS_32 |\
  544. BRx_MS_GPCM_P |\
  545. BRx_V)
  546. #define CFG_OR0_PRELIM (MEG_TO_AM(CFG_FLASH_SIZE) |\
  547. ORxG_CSNT |\
  548. ORxG_ACS_DIV4 |\
  549. ORxG_SCY_8_CLK |\
  550. ORxG_TRLX)
  551. /* SDRAM on TQM8272 can have either 8 or 9 columns.
  552. * The number affects configuration values.
  553. */
  554. /* Bank 1 - 60x bus SDRAM
  555. */
  556. #define CFG_PSRT 0x20 /* Low Value */
  557. /* #define CFG_PSRT 0x10 Fast Value */
  558. #define CFG_LSRT 0x20 /* Local Bus */
  559. #ifndef CFG_RAMBOOT
  560. #define CFG_BR1_PRELIM ((CFG_SDRAM_BASE & BRx_BA_MSK) |\
  561. BRx_PS_64 |\
  562. BRx_MS_SDRAM_P |\
  563. BRx_V)
  564. #define CFG_OR1_PRELIM CFG_OR1_8COL
  565. /* SDRAM initialization values for 8-column chips
  566. */
  567. #define CFG_OR1_8COL ((~(CFG_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
  568. ORxS_BPD_4 |\
  569. ORxS_ROWST_PBI1_A7 |\
  570. ORxS_NUMR_12)
  571. #define CFG_PSDMR_8COL (PSDMR_PBI |\
  572. PSDMR_SDAM_A15_IS_A5 |\
  573. PSDMR_BSMA_A12_A14 |\
  574. PSDMR_SDA10_PBI1_A8 |\
  575. PSDMR_RFRC_7_CLK |\
  576. PSDMR_PRETOACT_2W |\
  577. PSDMR_ACTTORW_2W |\
  578. PSDMR_LDOTOPRE_1C |\
  579. PSDMR_WRC_2C |\
  580. PSDMR_EAMUX |\
  581. PSDMR_BUFCMD |\
  582. PSDMR_CL_2)
  583. /* SDRAM initialization values for 9-column chips
  584. */
  585. #define CFG_OR1_9COL ((~(CFG_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
  586. ORxS_BPD_4 |\
  587. ORxS_ROWST_PBI1_A5 |\
  588. ORxS_NUMR_13)
  589. #define CFG_PSDMR_9COL (PSDMR_PBI |\
  590. PSDMR_SDAM_A16_IS_A5 |\
  591. PSDMR_BSMA_A12_A14 |\
  592. PSDMR_SDA10_PBI1_A7 |\
  593. PSDMR_RFRC_7_CLK |\
  594. PSDMR_PRETOACT_2W |\
  595. PSDMR_ACTTORW_2W |\
  596. PSDMR_LDOTOPRE_1C |\
  597. PSDMR_WRC_2C |\
  598. PSDMR_EAMUX |\
  599. PSDMR_BUFCMD |\
  600. PSDMR_CL_2)
  601. #define CFG_OR1_10COL ((~(CFG_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
  602. ORxS_BPD_4 |\
  603. ORxS_ROWST_PBI1_A4 |\
  604. ORxS_NUMR_13)
  605. #define CFG_PSDMR_10COL (PSDMR_PBI |\
  606. PSDMR_SDAM_A17_IS_A5 |\
  607. PSDMR_BSMA_A12_A14 |\
  608. PSDMR_SDA10_PBI1_A4 |\
  609. PSDMR_RFRC_6_CLK |\
  610. PSDMR_PRETOACT_2W |\
  611. PSDMR_ACTTORW_2W |\
  612. PSDMR_LDOTOPRE_1C |\
  613. PSDMR_WRC_2C |\
  614. PSDMR_EAMUX |\
  615. PSDMR_BUFCMD |\
  616. PSDMR_CL_2)
  617. #define PSDMR_RFRC_66MHZ_SINGLE 0x00028000 /* PSDMR[RFRC] at 66 MHz single mode */
  618. #define PSDMR_RFRC_100MHZ_SINGLE 0x00030000 /* PSDMR[RFRC] at 100 MHz single mode */
  619. #define PSDMR_RFRC_133MHZ_SINGLE 0x00030000 /* PSDMR[RFRC] at 133 MHz single mode */
  620. #define PSDMR_RFRC_66MHZ_60X 0x00030000 /* PSDMR[RFRC] at 66 MHz 60x mode */
  621. #define PSDMR_RFRC_100MHZ_60X 0x00028000 /* PSDMR[RFRC] at 100 MHz 60x mode */
  622. #define PSDMR_RFRC_DEFAULT PSDMR_RFRC_133MHZ_SINGLE /* PSDMR[RFRC] default value */
  623. #define PSDMR_PRETOACT_66MHZ_SINGLE 0x00002000 /* PSDMR[PRETOACT] at 66 MHz single mode */
  624. #define PSDMR_PRETOACT_100MHZ_SINGLE 0x00002000 /* PSDMR[PRETOACT] at 100 MHz single mode */
  625. #define PSDMR_PRETOACT_133MHZ_SINGLE 0x00002000 /* PSDMR[PRETOACT] at 133 MHz single mode */
  626. #define PSDMR_PRETOACT_66MHZ_60X 0x00001000 /* PSDMR[PRETOACT] at 66 MHz 60x mode */
  627. #define PSDMR_PRETOACT_100MHZ_60X 0x00001000 /* PSDMR[PRETOACT] at 100 MHz 60x mode */
  628. #define PSDMR_PRETOACT_DEFAULT PSDMR_PRETOACT_133MHZ_SINGLE /* PSDMR[PRETOACT] default value */
  629. #define PSDMR_WRC_66MHZ_SINGLE 0x00000020 /* PSDMR[WRC] at 66 MHz single mode */
  630. #define PSDMR_WRC_100MHZ_SINGLE 0x00000020 /* PSDMR[WRC] at 100 MHz single mode */
  631. #define PSDMR_WRC_133MHZ_SINGLE 0x00000010 /* PSDMR[WRC] at 133 MHz single mode */
  632. #define PSDMR_WRC_66MHZ_60X 0x00000010 /* PSDMR[WRC] at 66 MHz 60x mode */
  633. #define PSDMR_WRC_100MHZ_60X 0x00000010 /* PSDMR[WRC] at 100 MHz 60x mode */
  634. #define PSDMR_WRC_DEFAULT PSDMR_WRC_133MHZ_SINGLE /* PSDMR[WRC] default value */
  635. #define PSDMR_BUFCMD_66MHZ_SINGLE 0x00000000 /* PSDMR[BUFCMD] at 66 MHz single mode */
  636. #define PSDMR_BUFCMD_100MHZ_SINGLE 0x00000000 /* PSDMR[BUFCMD] at 100 MHz single mode */
  637. #define PSDMR_BUFCMD_133MHZ_SINGLE 0x00000004 /* PSDMR[BUFCMD] at 133 MHz single mode */
  638. #define PSDMR_BUFCMD_66MHZ_60X 0x00000000 /* PSDMR[BUFCMD] at 66 MHz 60x mode */
  639. #define PSDMR_BUFCMD_100MHZ_60X 0x00000000 /* PSDMR[BUFCMD] at 100 MHz 60x mode */
  640. #define PSDMR_BUFCMD_DEFAULT PSDMR_BUFCMD_133MHZ_SINGLE /* PSDMR[BUFCMD] default value */
  641. #endif /* CFG_RAMBOOT */
  642. #endif /* __CONFIG_H */