SBC8540.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431
  1. /*
  2. * (C) Copyright 2002,2003 Motorola,Inc.
  3. * Xianghua Xiao <X.Xiao@motorola.com>
  4. *
  5. * (C) Copyright 2004 Wind River Systems Inc <www.windriver.com>.
  6. * Added support for Wind River SBC8540 board
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /* mpc8560ads board configuration file */
  27. /* please refer to doc/README.mpc85xx for more info */
  28. /* make sure you change the MAC address and other network params first,
  29. * search for CONFIG_ETHADDR,CONFIG_SERVERIP,etc in this file
  30. */
  31. #ifndef __CONFIG_H
  32. #define __CONFIG_H
  33. #if XXX
  34. #define DEBUG /* General debug */
  35. #define ET_DEBUG
  36. #endif
  37. #define TSEC_DEBUG
  38. /* High Level Configuration Options */
  39. #define CONFIG_BOOKE 1 /* BOOKE */
  40. #define CONFIG_E500 1 /* BOOKE e500 family */
  41. #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
  42. #define CONFIG_MPC85xx_REV1 1 /* MPC85xx Rev 1.0 chip */
  43. #define CONFIG_CPM2 1 /* has CPM2 */
  44. #define CONFIG_SBC8540 1 /* configuration for SBC8560 board */
  45. #define CONFIG_MPC8540 1
  46. #define CONFIG_MPC8560ADS 1 /* MPC8560ADS board specific (supplement) */
  47. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  48. #undef CONFIG_PCI /* pci ethernet support */
  49. #undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
  50. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  51. #define CONFIG_ENV_OVERWRITE
  52. /* Using Localbus SDRAM to emulate flash before we can program the flash,
  53. * normally you need a flash-boot image(u-boot.bin), if so undef this.
  54. */
  55. #undef CONFIG_RAM_AS_FLASH
  56. #if defined(CONFIG_PCI_66) /* some PCI card is 33Mhz only */
  57. #define CONFIG_SYS_CLK_FREQ 66000000 /* sysclk for MPC85xx */
  58. #else
  59. #define CONFIG_SYS_CLK_FREQ 33000000 /* most pci cards are 33Mhz */
  60. #endif
  61. /* below can be toggled for performance analysis. otherwise use default */
  62. #define CONFIG_L2_CACHE /* toggle L2 cache */
  63. #undef CONFIG_BTB /* toggle branch predition */
  64. #undef CONFIG_ADDR_STREAMING /* toggle addr streaming */
  65. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  66. #undef CFG_DRAM_TEST /* memory test, takes time */
  67. #define CFG_MEMTEST_START 0x00200000 /* memtest region */
  68. #define CFG_MEMTEST_END 0x00400000
  69. #if (defined(CONFIG_PCI) && defined(CONFIG_TSEC_ENET) || \
  70. defined(CONFIG_PCI) && defined(CONFIG_ETHER_ON_FCC) || \
  71. defined(CONFIG_TSEC_ENET) && defined(CONFIG_ETHER_ON_FCC))
  72. #error "You can only use ONE of PCI Ethernet Card or TSEC Ethernet or CPM FCC."
  73. #endif
  74. /*
  75. * Base addresses -- Note these are effective addresses where the
  76. * actual resources get mapped (not physical addresses)
  77. */
  78. #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  79. #if XXX
  80. #define CFG_CCSRBAR 0xfdf00000 /* relocated CCSRBAR */
  81. #else
  82. #define CFG_CCSRBAR 0xff700000 /* default CCSRBAR */
  83. #endif
  84. #define CFG_CCSRBAR_PHYS CFG_CCSRBAR /* physical addr of CCSRBAR */
  85. #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
  86. #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */
  87. #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
  88. #define CFG_SDRAM_SIZE 512 /* DDR is 512MB */
  89. #define SPD_EEPROM_ADDRESS 0x55 /* DDR DIMM */
  90. #undef CONFIG_DDR_ECC /* only for ECC DDR module */
  91. #undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  92. #if defined(CONFIG_MPC85xx_REV1)
  93. #define CONFIG_DDR_DLL /* possible DLL fix needed */
  94. #endif
  95. #undef CONFIG_CLOCKS_IN_MHZ
  96. #if defined(CONFIG_RAM_AS_FLASH)
  97. #define CFG_LBC_SDRAM_BASE 0xfc000000 /* Localbus SDRAM */
  98. #define CFG_FLASH_BASE 0xf8000000 /* start of FLASH 8M */
  99. #define CFG_BR0_PRELIM 0xf8000801 /* port size 8bit */
  100. #define CFG_OR0_PRELIM 0xf8000ff7 /* 8MB Flash */
  101. #else /* Boot from real Flash */
  102. #define CFG_LBC_SDRAM_BASE 0xf8000000 /* Localbus SDRAM */
  103. #define CFG_FLASH_BASE 0xff800000 /* start of FLASH 8M */
  104. #define CFG_BR0_PRELIM 0xff800801 /* port size 8bit */
  105. #define CFG_OR0_PRELIM 0xff800ff7 /* 8MB Flash */
  106. #endif
  107. #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  108. /* local bus definitions */
  109. #define CFG_BR1_PRELIM 0xe4001801 /* 64M, 32-bit flash */
  110. #define CFG_OR1_PRELIM 0xfc000ff7
  111. #define CFG_BR2_PRELIM 0x00000000 /* CS2 not used */
  112. #define CFG_OR2_PRELIM 0x00000000
  113. #define CFG_BR3_PRELIM 0xf0001861 /* 64MB localbus SDRAM */
  114. #define CFG_OR3_PRELIM 0xfc000cc1
  115. #if defined(CONFIG_RAM_AS_FLASH)
  116. #define CFG_BR4_PRELIM 0xf4001861 /* 64M localbus SDRAM */
  117. #else
  118. #define CFG_BR4_PRELIM 0xf8001861 /* 64M localbus SDRAM */
  119. #endif
  120. #define CFG_OR4_PRELIM 0xfc000cc1
  121. #define CFG_BR5_PRELIM 0xfc000801 /* 16M CS5 misc devices */
  122. #if 1
  123. #define CFG_OR5_PRELIM 0xff000ff7
  124. #else
  125. #define CFG_OR5_PRELIM 0xff0000f0
  126. #endif
  127. #define CFG_BR6_PRELIM 0xe0001801 /* 64M, 32-bit flash */
  128. #define CFG_OR6_PRELIM 0xfc000ff7
  129. #define CFG_LBC_LCRR 0x00030002 /* local bus freq */
  130. #define CFG_LBC_LBCR 0x00000000
  131. #define CFG_LBC_LSRT 0x20000000
  132. #define CFG_LBC_MRTPR 0x20000000
  133. #define CFG_LBC_LSDMR_1 0x2861b723
  134. #define CFG_LBC_LSDMR_2 0x0861b723
  135. #define CFG_LBC_LSDMR_3 0x0861b723
  136. #define CFG_LBC_LSDMR_4 0x1861b723
  137. #define CFG_LBC_LSDMR_5 0x4061b723
  138. /* just hijack the MOT BCSR def for SBC8560 misc devices */
  139. #define CFG_BCSR ((CFG_BR5_PRELIM & 0xff000000)|0x00400000)
  140. /* the size of CS5 needs to be >= 16M for TLB and LAW setups */
  141. #define CONFIG_L1_INIT_RAM
  142. #define CFG_INIT_RAM_LOCK 1
  143. #define CFG_INIT_RAM_ADDR 0x70000000 /* Initial RAM address */
  144. #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
  145. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  146. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  147. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  148. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  149. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  150. /* Serial Port */
  151. #undef CONFIG_CONS_ON_SCC /* define if console on SCC */
  152. #undef CONFIG_CONS_NONE /* define if console on something else */
  153. #define CONFIG_CONS_INDEX 1
  154. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  155. #define CFG_NS16550
  156. #define CFG_NS16550_SERIAL
  157. #define CFG_NS16550_REG_SIZE 1
  158. #if 0
  159. #define CFG_NS16550_CLK 1843200 /* get_bus_freq(0) */
  160. #else
  161. #define CFG_NS16550_CLK 264000000 /* get_bus_freq(0) */
  162. #endif
  163. #define CONFIG_BAUDRATE 9600
  164. #define CFG_BAUDRATE_TABLE \
  165. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  166. #if 0
  167. #define CFG_NS16550_COM1 ((CFG_BR5_PRELIM & 0xff000000)+0x00700000)
  168. #define CFG_NS16550_COM2 ((CFG_BR5_PRELIM & 0xff000000)+0x00800000)
  169. #else
  170. /* SBC8540 uses internal COMM controller */
  171. #define CFG_NS16550_COM1 ((CFG_CCSRBAR & 0xfff00000)+0x00004500)
  172. #define CFG_NS16550_COM2 ((CFG_CCSRBAR & 0xfff00000)+0x00004600)
  173. #endif
  174. /* Use the HUSH parser */
  175. #define CFG_HUSH_PARSER
  176. #ifdef CFG_HUSH_PARSER
  177. #define CFG_PROMPT_HUSH_PS2 "> "
  178. #endif
  179. /*
  180. * I2C
  181. */
  182. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  183. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  184. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  185. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  186. #define CFG_I2C_SLAVE 0x7F
  187. #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  188. #define CFG_I2C_OFFSET 0x3000
  189. #define CFG_PCI_MEM_BASE 0xC0000000
  190. #define CFG_PCI_MEM_PHYS 0xC0000000
  191. #define CFG_PCI_MEM_SIZE 0x10000000
  192. #if defined(CONFIG_TSEC_ENET) /* TSEC Ethernet port */
  193. # define CONFIG_NET_MULTI 1
  194. # define CONFIG_MPC85xx_TSEC1
  195. # define CONFIG_MPC85xx_TSEC1_NAME "TSEC0"
  196. # define CONFIG_MII 1 /* MII PHY management */
  197. # define TSEC1_PHY_ADDR 25
  198. # define TSEC1_PHYIDX 0
  199. /* Options are: TSEC0 */
  200. # define CONFIG_ETHPRIME "TSEC0"
  201. #elif defined(CONFIG_ETHER_ON_FCC) /* CPM FCC Ethernet */
  202. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  203. #define CONFIG_ETHER_ON_FCC2 /* cpm FCC ethernet support */
  204. #define CONFIG_ETHER_INDEX 2 /* which channel for ether */
  205. #if (CONFIG_ETHER_INDEX == 2)
  206. /*
  207. * - Rx-CLK is CLK13
  208. * - Tx-CLK is CLK14
  209. * - Select bus for bd/buffers
  210. * - Full duplex
  211. */
  212. #define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
  213. #define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
  214. #define CFG_CPMFCR_RAMTYPE 0
  215. #define CFG_FCC_PSMR (FCC_PSMR_FDE)
  216. #elif (CONFIG_ETHER_INDEX == 3)
  217. /* need more definitions here for FE3 */
  218. #endif /* CONFIG_ETHER_INDEX */
  219. #define CONFIG_MII /* MII PHY management */
  220. #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
  221. /*
  222. * GPIO pins used for bit-banged MII communications
  223. */
  224. #define MDIO_PORT 2 /* Port C */
  225. #define MDIO_ACTIVE (iop->pdir |= 0x00400000)
  226. #define MDIO_TRISTATE (iop->pdir &= ~0x00400000)
  227. #define MDIO_READ ((iop->pdat & 0x00400000) != 0)
  228. #define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \
  229. else iop->pdat &= ~0x00400000
  230. #define MDC(bit) if(bit) iop->pdat |= 0x00200000; \
  231. else iop->pdat &= ~0x00200000
  232. #define MIIDELAY udelay(1)
  233. #endif
  234. /*-----------------------------------------------------------------------
  235. * FLASH and environment organization
  236. */
  237. #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
  238. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  239. #if 0
  240. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  241. #define CFG_FLASH_PROTECTION /* use hardware protection */
  242. #endif
  243. #define CFG_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
  244. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  245. #undef CFG_FLASH_CHECKSUM
  246. #define CFG_FLASH_ERASE_TOUT 200000 /* Timeout for Flash Erase (in ms) */
  247. #define CFG_FLASH_WRITE_TOUT 50000 /* Timeout for Flash Write (in ms) */
  248. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  249. #if 0
  250. /* XXX This doesn't work and I don't want to fix it */
  251. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  252. #define CFG_RAMBOOT
  253. #else
  254. #undef CFG_RAMBOOT
  255. #endif
  256. #endif
  257. /* Environment */
  258. #if !defined(CFG_RAMBOOT)
  259. #if defined(CONFIG_RAM_AS_FLASH)
  260. #define CFG_ENV_IS_NOWHERE
  261. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x100000)
  262. #define CFG_ENV_SIZE 0x2000
  263. #else
  264. #define CFG_ENV_IS_IN_FLASH 1
  265. #define CFG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  266. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - CFG_ENV_SECT_SIZE)
  267. #define CFG_ENV_SIZE 0x2000 /* CFG_ENV_SECT_SIZE */
  268. #endif
  269. #else
  270. #define CFG_NO_FLASH 1 /* Flash is not usable now */
  271. #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  272. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  273. #define CFG_ENV_SIZE 0x2000
  274. #endif
  275. #define CONFIG_BOOTARGS "root=/dev/nfs rw nfsroot=192.168.0.251:/tftpboot ip=192.168.0.105:192.168.0.251::255.255.255.0:sbc8560:eth0:off console=ttyS0,9600"
  276. /*#define CONFIG_BOOTARGS "root=/dev/ram rw console=ttyS0,115200"*/
  277. #define CONFIG_BOOTCOMMAND "bootm 0xff800000 0xffa00000"
  278. #define CONFIG_BOOTDELAY 5 /* -1 disable autoboot */
  279. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  280. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  281. /*
  282. * BOOTP options
  283. */
  284. #define CONFIG_BOOTP_BOOTFILESIZE
  285. #define CONFIG_BOOTP_BOOTPATH
  286. #define CONFIG_BOOTP_GATEWAY
  287. #define CONFIG_BOOTP_HOSTNAME
  288. /*
  289. * Command line configuration.
  290. */
  291. #include <config_cmd_default.h>
  292. #define CONFIG_CMD_PING
  293. #define CONFIG_CMD_I2C
  294. #if defined(CONFIG_PCI)
  295. #define CONFIG_CMD_PCI
  296. #endif
  297. #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
  298. #define CONFIG_CMD_MII
  299. #endif
  300. #if defined(CFG_RAMBOOT)
  301. #undef CONFIG_CMD_ENV
  302. #undef CONFIG_CMD_LOADS
  303. #endif
  304. #undef CONFIG_WATCHDOG /* watchdog disabled */
  305. /*
  306. * Miscellaneous configurable options
  307. */
  308. #define CFG_LONGHELP /* undef to save memory */
  309. #define CFG_PROMPT "SBC8540=> " /* Monitor Command Prompt */
  310. #if defined(CONFIG_CMD_KGDB)
  311. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  312. #else
  313. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  314. #endif
  315. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  316. #define CFG_MAXARGS 16 /* max number of command args */
  317. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  318. #define CFG_LOAD_ADDR 0x1000000 /* default load address */
  319. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  320. /*
  321. * For booting Linux, the board info and command line data
  322. * have to be in the first 8 MB of memory, since this is
  323. * the maximum mapped by the Linux kernel during initialization.
  324. */
  325. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  326. /*
  327. * Internal Definitions
  328. *
  329. * Boot Flags
  330. */
  331. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  332. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  333. #if defined(CONFIG_CMD_KGDB)
  334. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  335. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  336. #endif
  337. /*Note: change below for your network setting!!! */
  338. #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
  339. # define CONFIG_ETHADDR 00:vv:ww:xx:yy:8a
  340. # define CONFIG_HAS_ETH1
  341. # define CONFIG_ETH1ADDR 00:vv:ww:xx:yy:8b
  342. # define CONFIG_HAS_ETH2
  343. # define CONFIG_ETH2ADDR 00:vv:ww:xx:yy:8c
  344. #endif
  345. #define CONFIG_SERVERIP YourServerIP
  346. #define CONFIG_IPADDR YourTargetIP
  347. #define CONFIG_GATEWAYIP YourGatewayIP
  348. #define CONFIG_NETMASK 255.255.255.0
  349. #define CONFIG_HOSTNAME SBC8560
  350. #define CONFIG_ROOTPATH YourRootPath
  351. #define CONFIG_BOOTFILE YourImageName
  352. #endif /* __CONFIG_H */