PM856.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. * (C) Copyright 2002,2003 Motorola,Inc.
  4. * Xianghua Xiao <X.Xiao@motorola.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * MicroSys PM856 board configuration file
  26. *
  27. * Please refer to doc/README.mpc85xx for more info.
  28. *
  29. * Make sure you change the MAC address and other network params first,
  30. * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /* High Level Configuration Options */
  35. #define CONFIG_BOOKE 1 /* BOOKE */
  36. #define CONFIG_E500 1 /* BOOKE e500 family */
  37. #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
  38. #define CONFIG_MPC8560 1 /* MPC8560 specific */
  39. #define CONFIG_CPM2 1 /* Has a CPM2 */
  40. #define CONFIG_PM856 1 /* PM856 board specific */
  41. #define CONFIG_PCI
  42. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  43. #define CONFIG_ENV_OVERWRITE
  44. #undef CONFIG_SPD_EEPROM /* do not use SPD EEPROM for DDR setup*/
  45. #define CONFIG_DDR_ECC /* only for ECC DDR module */
  46. #define CONFIG_DDR_DLL /* possible DLL fix needed */
  47. #define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
  48. #define CONFIG_MEM_INIT_VALUE 0xDEADBEEF
  49. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  50. /*
  51. * sysclk for MPC85xx
  52. *
  53. * Two valid values are:
  54. * 33000000
  55. * 66000000
  56. *
  57. * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
  58. * is likely the desired value here, so that is now the default.
  59. * The board, however, can run at 66MHz. In any event, this value
  60. * must match the settings of some switches. Details can be found
  61. * in the README.mpc85xxads.
  62. */
  63. #ifndef CONFIG_SYS_CLK_FREQ
  64. #define CONFIG_SYS_CLK_FREQ 66000000
  65. #endif
  66. /*
  67. * These can be toggled for performance analysis, otherwise use default.
  68. */
  69. #define CONFIG_L2_CACHE /* toggle L2 cache */
  70. #define CONFIG_BTB /* toggle branch predition */
  71. #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
  72. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  73. #define CFG_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
  74. #undef CFG_DRAM_TEST /* memory test, takes time */
  75. #define CFG_MEMTEST_START 0x00200000 /* memtest region */
  76. #define CFG_MEMTEST_END 0x00400000
  77. /*
  78. * Base addresses -- Note these are effective addresses where the
  79. * actual resources get mapped (not physical addresses)
  80. */
  81. #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  82. #define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
  83. #define CFG_CCSRBAR_PHYS CFG_CCSRBAR /* physical addr of CCSRBAR */
  84. #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
  85. /*
  86. * DDR Setup
  87. */
  88. #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  89. #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
  90. #if defined(CONFIG_SPD_EEPROM)
  91. /*
  92. * Determine DDR configuration from I2C interface.
  93. */
  94. #define SPD_EEPROM_ADDRESS 0x58 /* DDR DIMM */
  95. #else
  96. /*
  97. * Manually set up DDR parameters
  98. */
  99. #define CFG_SDRAM_SIZE 256 /* DDR is 256 MB */
  100. #define CFG_DDR_CS0_BNDS 0x0000000f /* 0-256MB */
  101. #define CFG_DDR_CS0_CONFIG 0x80000102
  102. #define CFG_DDR_TIMING_1 0x47444321
  103. #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
  104. #define CFG_DDR_CONTROL 0xc2008000 /* unbuffered,no DYN_PWR */
  105. #define CFG_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
  106. #define CFG_DDR_INTERVAL 0x045b0100 /* autocharge,no open page */
  107. #endif
  108. /*
  109. * SDRAM on the Local Bus
  110. */
  111. #define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  112. #define CFG_LBC_SDRAM_SIZE 0 /* LBC SDRAM is 0 MB */
  113. #define CFG_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
  114. #define CFG_BR0_PRELIM 0xfe001801 /* port size 32bit */
  115. #define CFG_OR0_PRELIM 0xfe006f67 /* 32MB Flash */
  116. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  117. #define CFG_MAX_FLASH_SECT 128 /* sectors per device */
  118. #undef CFG_FLASH_CHECKSUM
  119. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  120. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  121. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  122. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  123. #define CFG_RAMBOOT
  124. #else
  125. #undef CFG_RAMBOOT
  126. #endif
  127. #define CONFIG_FLASH_CFI_DRIVER
  128. #define CFG_FLASH_CFI
  129. #define CFG_FLASH_EMPTY_INFO
  130. #undef CONFIG_CLOCKS_IN_MHZ
  131. /*
  132. * Local Bus Definitions
  133. */
  134. #define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */
  135. #define CFG_LBC_LBCR 0x00000000 /* LB config reg */
  136. #define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  137. #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
  138. #define CONFIG_L1_INIT_RAM
  139. #define CFG_INIT_RAM_LOCK 1
  140. #define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  141. #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
  142. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  143. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  144. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  145. #define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
  146. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  147. /* Serial Port */
  148. #define CONFIG_CONS_ON_SCC /* define if console on SCC */
  149. #undef CONFIG_CONS_NONE /* define if console on something else */
  150. #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
  151. #define CFG_BAUDRATE_TABLE \
  152. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  153. /* Use the HUSH parser */
  154. #define CFG_HUSH_PARSER
  155. #ifdef CFG_HUSH_PARSER
  156. #define CFG_PROMPT_HUSH_PS2 "> "
  157. #endif
  158. /*
  159. * I2C
  160. */
  161. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  162. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  163. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  164. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  165. #define CFG_I2C_SLAVE 0x7F
  166. #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  167. #define CFG_I2C_OFFSET 0x3000
  168. /*
  169. * EEPROM configuration
  170. */
  171. #define CFG_I2C_EEPROM_ADDR 0x58
  172. #define CFG_I2C_EEPROM_ADDR_LEN 1
  173. #define CFG_EEPROM_PAGE_WRITE_BITS 4
  174. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  175. /*
  176. * RTC configuration
  177. */
  178. #define CONFIG_RTC_PCF8563
  179. #define CFG_I2C_RTC_ADDR 0x51
  180. /* RapidIO MMU */
  181. #define CFG_RIO_MEM_BASE 0xc0000000 /* base address */
  182. #define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
  183. #define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */
  184. /*
  185. * General PCI
  186. * Addresses are mapped 1-1.
  187. */
  188. #define CFG_PCI1_MEM_BASE 0x80000000
  189. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  190. #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
  191. #define CFG_PCI1_IO_BASE 0xe2000000
  192. #define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE
  193. #define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */
  194. #if defined(CONFIG_PCI)
  195. #define CONFIG_NET_MULTI
  196. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  197. #undef CONFIG_EEPRO100
  198. #undef CONFIG_TULIP
  199. #if !defined(CONFIG_PCI_PNP)
  200. #define PCI_ENET0_IOADDR 0xe0000000
  201. #define PCI_ENET0_MEMADDR 0xe0000000
  202. #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
  203. #endif
  204. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  205. #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  206. #endif /* CONFIG_PCI */
  207. #if defined(CONFIG_TSEC_ENET)
  208. #ifndef CONFIG_NET_MULTI
  209. #define CONFIG_NET_MULTI 1
  210. #endif
  211. #define CONFIG_MII 1 /* MII PHY management */
  212. #define CONFIG_TSEC1 1
  213. #define CONFIG_TSEC1_NAME "TSEC0"
  214. #define CONFIG_TSEC2 1
  215. #define CONFIG_TSEC2_NAME "TSEC1"
  216. #define TSEC1_PHY_ADDR 0
  217. #define TSEC2_PHY_ADDR 1
  218. #define TSEC1_PHYIDX 0
  219. #define TSEC2_PHYIDX 0
  220. #define TSEC1_FLAGS TSEC_GIGABIT
  221. #define TSEC2_FLAGS TSEC_GIGABIT
  222. #endif /* CONFIG_TSEC_ENET */
  223. #define CONFIG_ETHPRIME "TSEC0"
  224. #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  225. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  226. /*
  227. * - Rx-CLK is CLK15
  228. * - Tx-CLK is CLK14
  229. * - Select bus for bd/buffers
  230. * - Full duplex
  231. */
  232. #define CONFIG_ETHER_ON_FCC3
  233. #define CFG_CMXFCR_MASK3 (CMXFCR_FC3 | CMXFCR_RF3CS_MSK | CMXFCR_TF3CS_MSK)
  234. #define CFG_CMXFCR_VALUE3 (CMXFCR_RF3CS_CLK15 | CMXFCR_TF3CS_CLK14)
  235. #define CFG_CPMFCR_RAMTYPE 0
  236. #define CFG_FCC_PSMR (FCC_PSMR_FDE)
  237. /*
  238. * Environment
  239. */
  240. #ifndef CFG_RAMBOOT
  241. #define CFG_ENV_IS_IN_FLASH 1
  242. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x80000)
  243. #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  244. #define CFG_ENV_SIZE 0x2000
  245. #else
  246. #define CFG_NO_FLASH 1 /* Flash is not usable now */
  247. #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  248. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  249. #define CFG_ENV_SIZE 0x2000
  250. #endif
  251. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  252. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  253. /*
  254. * BOOTP options
  255. */
  256. #define CONFIG_BOOTP_BOOTFILESIZE
  257. #define CONFIG_BOOTP_BOOTPATH
  258. #define CONFIG_BOOTP_GATEWAY
  259. #define CONFIG_BOOTP_HOSTNAME
  260. /*
  261. * Command line configuration.
  262. */
  263. #include <config_cmd_default.h>
  264. #define CONFIG_CMD_PING
  265. #define CONFIG_CMD_I2C
  266. #define CONFIG_CMD_DATE
  267. #define CONFIG_CMD_EEPROM
  268. #if defined(CONFIG_PCI)
  269. #define CONFIG_CMD_PCI
  270. #endif
  271. #if defined(CFG_RAMBOOT)
  272. #undef CONFIG_CMD_ENV
  273. #undef CONFIG_CMD_LOADS
  274. #endif
  275. #undef CONFIG_WATCHDOG /* watchdog disabled */
  276. /*
  277. * Miscellaneous configurable options
  278. */
  279. #define CFG_LONGHELP /* undef to save memory */
  280. #define CFG_LOAD_ADDR 0x1000000 /* default load address */
  281. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  282. #if defined(CONFIG_CMD_KGDB)
  283. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  284. #else
  285. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  286. #endif
  287. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  288. #define CFG_MAXARGS 16 /* max number of command args */
  289. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  290. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  291. #define CONFIG_LOOPW
  292. /*
  293. * For booting Linux, the board info and command line data
  294. * have to be in the first 8 MB of memory, since this is
  295. * the maximum mapped by the Linux kernel during initialization.
  296. */
  297. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  298. /*
  299. * Internal Definitions
  300. *
  301. * Boot Flags
  302. */
  303. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  304. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  305. #if defined(CONFIG_CMD_KGDB)
  306. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  307. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  308. #endif
  309. /*
  310. * Environment Configuration
  311. */
  312. /* The mac addresses for all ethernet interface */
  313. #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
  314. #define CONFIG_HAS_ETH0
  315. #define CONFIG_ETHADDR 00:40:42:01:00:00
  316. #define CONFIG_HAS_ETH1
  317. #define CONFIG_ETH1ADDR 00:40:42:01:00:01
  318. #define CONFIG_HAS_ETH2
  319. #define CONFIG_ETH2ADDR 00:40:42:01:00:02
  320. #endif
  321. #define CONFIG_ROOTPATH /opt/eldk/ppc_85xx
  322. #define CONFIG_BOOTFILE pm856/uImage
  323. #define CONFIG_HOSTNAME pm856
  324. #define CONFIG_IPADDR 192.168.0.103
  325. #define CONFIG_SERVERIP 192.168.0.64
  326. #define CONFIG_GATEWAYIP 192.168.0.1
  327. #define CONFIG_NETMASK 255.255.255.0
  328. #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
  329. #define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
  330. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  331. #define CONFIG_BAUDRATE 9600
  332. #define CONFIG_EXTRA_ENV_SETTINGS \
  333. "netdev=eth0\0" \
  334. "consoledev=ttyS0\0" \
  335. "ramdiskaddr=400000\0" \
  336. "ramdiskfile=pm856/uRamdisk\0"
  337. #define CONFIG_NFSBOOTCOMMAND \
  338. "setenv bootargs root=/dev/nfs rw " \
  339. "nfsroot=$serverip:$rootpath " \
  340. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  341. "console=$consoledev,$baudrate $othbootargs;" \
  342. "tftp $loadaddr $bootfile;" \
  343. "bootm $loadaddr"
  344. #define CONFIG_RAMBOOTCOMMAND \
  345. "setenv bootargs root=/dev/ram rw " \
  346. "console=$consoledev,$baudrate $othbootargs;" \
  347. "tftp $ramdiskaddr $ramdiskfile;" \
  348. "tftp $loadaddr $bootfile;" \
  349. "bootm $loadaddr $ramdiskaddr"
  350. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  351. #endif /* __CONFIG_H */