MPC8610HPCD.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685
  1. /*
  2. * Copyright 2007 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. /*
  9. * MPC8610HPCD board configuration file
  10. *
  11. */
  12. #ifndef __CONFIG_H
  13. #define __CONFIG_H
  14. /* High Level Configuration Options */
  15. #define CONFIG_MPC86xx 1 /* MPC86xx */
  16. #define CONFIG_MPC8610 1 /* MPC8610 specific */
  17. #define CONFIG_MPC8610HPCD 1 /* MPC8610HPCD board specific */
  18. #define CONFIG_NUM_CPUS 1 /* Number of CPUs in the system */
  19. #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
  20. #define CONFIG_FSL_DIU_FB 1 /* FSL DIU */
  21. /* video */
  22. #undef CONFIG_VIDEO
  23. #if defined(CONFIG_VIDEO)
  24. #define CONFIG_CFB_CONSOLE
  25. #define CONFIG_VGA_AS_SINGLE_DEVICE
  26. #endif
  27. #ifdef RUN_DIAG
  28. #define CFG_DIAG_ADDR 0xff800000
  29. #endif
  30. #define CFG_RESET_ADDRESS 0xfff00100
  31. #define CONFIG_PCI 1 /* Enable PCI/PCIE*/
  32. #define CONFIG_PCI1 1 /* PCI controler 1 */
  33. #define CONFIG_PCIE1 1 /* PCIe 1 connected to ULI bridge */
  34. #define CONFIG_PCIE2 1 /* PCIe 2 connected to slot */
  35. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  36. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  37. #define CONFIG_ENV_OVERWRITE
  38. #define CONFIG_SPD_EEPROM /* Use SPD for DDR */
  39. #undef CONFIG_DDR_DLL /* possible DLL fix needed */
  40. #define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
  41. #undef CONFIG_DDR_ECC /* only for ECC DDR module */
  42. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  43. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  44. #define CONFIG_NUM_DDR_CONTROLLERS 1
  45. #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
  46. #define CONFIG_HIGH_BATS 1 /* High BATs supported & enabled */
  47. #define CONFIG_ALTIVEC 1
  48. /*
  49. * L2CR setup -- make sure this is right for your board!
  50. */
  51. #define CFG_L2
  52. #define L2_INIT 0
  53. #define L2_ENABLE (L2CR_L2E |0x00100000 )
  54. #ifndef CONFIG_SYS_CLK_FREQ
  55. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
  56. #endif
  57. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  58. #define CONFIG_MISC_INIT_R 1
  59. #define CFG_MEMTEST_START 0x00200000 /* memtest region */
  60. #define CFG_MEMTEST_END 0x00400000
  61. /*
  62. * Base addresses -- Note these are effective addresses where the
  63. * actual resources get mapped (not physical addresses)
  64. */
  65. #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  66. #define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
  67. #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
  68. #define CFG_PCI1_ADDR (CFG_CCSRBAR+0x8000)
  69. #define CFG_PCIE1_ADDR (CFG_CCSRBAR+0xa000)
  70. #define CFG_PCIE2_ADDR (CFG_CCSRBAR+0x9000)
  71. #define CFG_DIU_ADDR (CFG_CCSRBAR+0x2c000)
  72. /*
  73. * DDR Setup
  74. */
  75. #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  76. #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
  77. #define CONFIG_VERY_BIG_RAM
  78. #define MPC86xx_DDR_SDRAM_CLK_CNTL
  79. #if defined(CONFIG_SPD_EEPROM)
  80. /*
  81. * Determine DDR configuration from I2C interface.
  82. */
  83. #define SPD_EEPROM_ADDRESS1 0x51 /* DDR DIMM */
  84. #else
  85. /*
  86. * Manually set up DDR1 parameters
  87. */
  88. #define CFG_SDRAM_SIZE 256 /* DDR is 256MB */
  89. #if 0 /* TODO */
  90. #define CFG_DDR_CS0_BNDS 0x0000000F
  91. #define CFG_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
  92. #define CFG_DDR_TIMING_3 0x00000000
  93. #define CFG_DDR_TIMING_0 0x00260802
  94. #define CFG_DDR_TIMING_1 0x3935d322
  95. #define CFG_DDR_TIMING_2 0x14904cc8
  96. #define CFG_DDR_MODE_1 0x00480432
  97. #define CFG_DDR_MODE_2 0x00000000
  98. #define CFG_DDR_INTERVAL 0x06180100
  99. #define CFG_DDR_DATA_INIT 0xdeadbeef
  100. #define CFG_DDR_CLK_CTRL 0x03800000
  101. #define CFG_DDR_OCD_CTRL 0x00000000
  102. #define CFG_DDR_OCD_STATUS 0x00000000
  103. #define CFG_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
  104. #define CFG_DDR_CONTROL2 0x04400010
  105. #define CFG_DDR_ERR_INT_EN 0x00000000
  106. #define CFG_DDR_ERR_DIS 0x00000000
  107. #define CFG_DDR_SBE 0x000f0000
  108. /* Not used in fixed_sdram function */
  109. #define CFG_DDR_MODE 0x00000022
  110. #define CFG_DDR_CS1_BNDS 0x00000000
  111. #define CFG_DDR_CS2_BNDS 0x00000FFF /* Not done */
  112. #define CFG_DDR_CS3_BNDS 0x00000FFF /* Not done */
  113. #define CFG_DDR_CS4_BNDS 0x00000FFF /* Not done */
  114. #define CFG_DDR_CS5_BNDS 0x00000FFF /* Not done */
  115. #endif
  116. #endif
  117. #define CONFIG_ID_EEPROM
  118. #define CFG_I2C_EEPROM_NXID
  119. #define CFG_ID_EEPROM
  120. #define CFG_I2C_EEPROM_ADDR 0x57
  121. #define CFG_I2C_EEPROM_ADDR_LEN 1
  122. #define CFG_FLASH_BASE 0xf0000000 /* start of FLASH 128M */
  123. #define CFG_FLASH_BASE2 0xf8000000
  124. #define CFG_FLASH_BANKS_LIST {CFG_FLASH_BASE, CFG_FLASH_BASE2}
  125. #define CFG_BR0_PRELIM 0xf8001001 /* port size 16bit */
  126. #define CFG_OR0_PRELIM 0xf8006e65 /* 128MB NOR Flash*/
  127. #define CFG_BR1_PRELIM 0xf0001001 /* port size 16bit */
  128. #define CFG_OR1_PRELIM 0xf8006e65 /* 128MB Promjet */
  129. #if 0 /* TODO */
  130. #define CFG_BR2_PRELIM 0xf0000000
  131. #define CFG_OR2_PRELIM 0xf0000000 /* 256MB NAND Flash - bank 1 */
  132. #endif
  133. #define CFG_BR3_PRELIM 0xe8000801 /* port size 8bit */
  134. #define CFG_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
  135. #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
  136. #define PIXIS_BASE 0xe8000000 /* PIXIS registers */
  137. #define PIXIS_ID 0x0 /* Board ID at offset 0 */
  138. #define PIXIS_VER 0x1 /* Board version at offset 1 */
  139. #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
  140. #define PIXIS_RST 0x4 /* PIXIS Reset Control register */
  141. #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch */
  142. #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
  143. #define PIXIS_BRDCFG0 0x8 /* PIXIS Board Configuration Register0*/
  144. #define PIXIS_VCTL 0x10 /* VELA Control Register */
  145. #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
  146. #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
  147. #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
  148. #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
  149. #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
  150. #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
  151. #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
  152. #define CFG_PIXIS_VBOOT_MASK 0x0C /* Reset altbank mask*/
  153. #define CFG_MAX_FLASH_BANKS 2 /* number of banks */
  154. #define CFG_MAX_FLASH_SECT 1024 /* sectors per device */
  155. #undef CFG_FLASH_CHECKSUM
  156. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  157. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  158. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  159. #define CONFIG_FLASH_CFI_DRIVER
  160. #define CFG_FLASH_CFI
  161. #define CFG_FLASH_EMPTY_INFO
  162. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  163. #define CFG_RAMBOOT
  164. #else
  165. #undef CFG_RAMBOOT
  166. #endif
  167. #if defined(CFG_RAMBOOT)
  168. #undef CONFIG_SPD_EEPROM
  169. #define CFG_SDRAM_SIZE 256
  170. #endif
  171. #undef CONFIG_CLOCKS_IN_MHZ
  172. #define CONFIG_L1_INIT_RAM
  173. #define CFG_INIT_RAM_LOCK 1
  174. #ifndef CFG_INIT_RAM_LOCK
  175. #define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  176. #else
  177. #define CFG_INIT_RAM_ADDR 0xe4000000 /* Initial RAM address */
  178. #endif
  179. #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
  180. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  181. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  182. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  183. #define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */
  184. #define CFG_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
  185. /* Serial Port */
  186. #define CONFIG_CONS_INDEX 1
  187. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  188. #define CFG_NS16550
  189. #define CFG_NS16550_SERIAL
  190. #define CFG_NS16550_REG_SIZE 1
  191. #define CFG_NS16550_CLK get_bus_freq(0)
  192. #define CFG_BAUDRATE_TABLE \
  193. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  194. #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
  195. #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
  196. /* Use the HUSH parser */
  197. #define CFG_HUSH_PARSER
  198. #ifdef CFG_HUSH_PARSER
  199. #define CFG_PROMPT_HUSH_PS2 "> "
  200. #endif
  201. /*
  202. * Pass open firmware flat tree to kernel
  203. */
  204. #define CONFIG_OF_LIBFDT 1
  205. #define CONFIG_OF_BOARD_SETUP 1
  206. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  207. /* maximum size of the flat tree (8K) */
  208. #define OF_FLAT_TREE_MAX_SIZE 8192
  209. #define CFG_64BIT_VSPRINTF 1
  210. #define CFG_64BIT_STRTOUL 1
  211. /*
  212. * I2C
  213. */
  214. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  215. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  216. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  217. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  218. #define CFG_I2C_SLAVE 0x7F
  219. #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  220. #define CFG_I2C_OFFSET 0x3000
  221. /*
  222. * General PCI
  223. * Addresses are mapped 1-1.
  224. */
  225. #define CFG_PCI1_MEM_BASE 0x80000000
  226. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  227. #define CFG_PCI1_MEM_SIZE 0x10000000 /* 256M */
  228. #define CFG_PCI1_IO_BASE 0x00000000
  229. #define CFG_PCI1_IO_PHYS 0xe1000000
  230. #define CFG_PCI1_IO_SIZE 0x00100000 /* 1M */
  231. /* PCI view of System Memory */
  232. #define CFG_PCI_MEMORY_BUS 0x00000000
  233. #define CFG_PCI_MEMORY_PHYS 0x00000000
  234. #define CFG_PCI_MEMORY_SIZE 0x80000000
  235. /* For RTL8139 */
  236. #define KSEG1ADDR(x) ({u32 _x = le32_to_cpu(*(u32 *)(x)); (&_x); })
  237. #define _IO_BASE 0x00000000
  238. /* controller 1, Base address 0xa000 */
  239. #define CFG_PCIE1_MEM_BASE 0xa0000000
  240. #define CFG_PCIE1_MEM_PHYS CFG_PCIE1_MEM_BASE
  241. #define CFG_PCIE1_MEM_SIZE 0x10000000 /* 256M */
  242. #define CFG_PCIE1_IO_BASE 0x00000000
  243. #define CFG_PCIE1_IO_PHYS 0xe3000000
  244. #define CFG_PCIE1_IO_SIZE 0x00100000 /* 1M */
  245. /* controller 2, Base Address 0x9000 */
  246. #define CFG_PCIE2_MEM_BASE 0x90000000
  247. #define CFG_PCIE2_MEM_PHYS CFG_PCIE2_MEM_BASE
  248. #define CFG_PCIE2_MEM_SIZE 0x10000000 /* 256M */
  249. #define CFG_PCIE2_IO_BASE 0x00000000 /* reuse mem LAW */
  250. #define CFG_PCIE2_IO_PHYS 0xe2000000
  251. #define CFG_PCIE2_IO_SIZE 0x00100000 /* 1M */
  252. #if defined(CONFIG_PCI)
  253. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  254. #define CONFIG_NET_MULTI
  255. #define CONFIG_CMD_NET
  256. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  257. #define CONFIG_CMD_REGINFO
  258. #define CONFIG_ULI526X
  259. #ifdef CONFIG_ULI526X
  260. #define CONFIG_ETHADDR 00:E0:0C:00:00:01
  261. #endif
  262. /************************************************************
  263. * USB support
  264. ************************************************************/
  265. #define CONFIG_PCI_OHCI 1
  266. #define CONFIG_USB_OHCI_NEW 1
  267. #define CONFIG_USB_KEYBOARD 1
  268. #define CFG_DEVICE_DEREGISTER
  269. #define CFG_USB_EVENT_POLL 1
  270. #define CFG_USB_OHCI_SLOT_NAME "ohci_pci"
  271. #define CFG_USB_OHCI_MAX_ROOT_PORTS 15
  272. #define CFG_OHCI_SWAP_REG_ACCESS 1
  273. #if !defined(CONFIG_PCI_PNP)
  274. #define PCI_ENET0_IOADDR 0xe0000000
  275. #define PCI_ENET0_MEMADDR 0xe0000000
  276. #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
  277. #endif
  278. #define CONFIG_DOS_PARTITION
  279. #define CONFIG_SCSI_AHCI
  280. #ifdef CONFIG_SCSI_AHCI
  281. #define CONFIG_SATA_ULI5288
  282. #define CFG_SCSI_MAX_SCSI_ID 4
  283. #define CFG_SCSI_MAX_LUN 1
  284. #define CFG_SCSI_MAX_DEVICE (CFG_SCSI_MAX_SCSI_ID * CFG_SCSI_MAX_LUN)
  285. #define CFG_SCSI_MAXDEVICE CFG_SCSI_MAX_DEVICE
  286. #endif
  287. #endif /* CONFIG_PCI */
  288. /*
  289. * BAT0 2G Cacheable, non-guarded
  290. * 0x0000_0000 2G DDR
  291. */
  292. #define CFG_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
  293. #define CFG_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP)
  294. #define CFG_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE )
  295. #define CFG_IBAT0U CFG_DBAT0U
  296. /*
  297. * BAT1 1G Cache-inhibited, guarded
  298. * 0x8000_0000 256M PCI-1 Memory
  299. * 0xa000_0000 256M PCI-Express 1 Memory
  300. * 0x9000_0000 256M PCI-Express 2 Memory
  301. */
  302. #define CFG_DBAT1L (CFG_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
  303. | BATL_GUARDEDSTORAGE)
  304. #define CFG_DBAT1U (CFG_PCI1_MEM_PHYS | BATU_BL_1G | BATU_VS | BATU_VP)
  305. #define CFG_IBAT1L (CFG_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
  306. #define CFG_IBAT1U CFG_DBAT1U
  307. /*
  308. * BAT2 16M Cache-inhibited, guarded
  309. * 0xe100_0000 1M PCI-1 I/O
  310. */
  311. #define CFG_DBAT2L (CFG_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
  312. | BATL_GUARDEDSTORAGE)
  313. #define CFG_DBAT2U (CFG_PCI1_IO_PHYS | BATU_BL_16M | BATU_VS | BATU_VP)
  314. #define CFG_IBAT2L (CFG_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
  315. #define CFG_IBAT2U CFG_DBAT2U
  316. /*
  317. * BAT3 32M Cache-inhibited, guarded
  318. * 0xe200_0000 1M PCI-Express 2 I/O
  319. * 0xe300_0000 1M PCI-Express 1 I/O
  320. */
  321. #define CFG_DBAT3L (CFG_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
  322. | BATL_GUARDEDSTORAGE)
  323. #define CFG_DBAT3U (CFG_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP)
  324. #define CFG_IBAT3L (CFG_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
  325. #define CFG_IBAT3U CFG_DBAT3U
  326. /*
  327. * BAT4 4M Cache-inhibited, guarded
  328. * 0xe000_0000 4M CCSR
  329. */
  330. #define CFG_DBAT4L (CFG_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \
  331. | BATL_GUARDEDSTORAGE)
  332. #define CFG_DBAT4U (CFG_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP)
  333. #define CFG_IBAT4L (CFG_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
  334. #define CFG_IBAT4U CFG_DBAT4U
  335. /*
  336. * BAT5 128K Cacheable, non-guarded
  337. * 0xe400_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
  338. */
  339. #define CFG_DBAT5L (CFG_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
  340. #define CFG_DBAT5U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  341. #define CFG_IBAT5L CFG_DBAT5L
  342. #define CFG_IBAT5U CFG_DBAT5U
  343. /*
  344. * BAT6 256M Cache-inhibited, guarded
  345. * 0xf000_0000 256M FLASH
  346. */
  347. #define CFG_DBAT6L (CFG_FLASH_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
  348. | BATL_GUARDEDSTORAGE)
  349. #define CFG_DBAT6U (CFG_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  350. #define CFG_IBAT6L (CFG_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE)
  351. #define CFG_IBAT6U CFG_DBAT6U
  352. /*
  353. * BAT7 4M Cache-inhibited, guarded
  354. * 0xe800_0000 4M PIXIS
  355. */
  356. #define CFG_DBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
  357. | BATL_GUARDEDSTORAGE)
  358. #define CFG_DBAT7U (PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
  359. #define CFG_IBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
  360. #define CFG_IBAT7U CFG_DBAT7U
  361. /*
  362. * Environment
  363. */
  364. #ifndef CFG_RAMBOOT
  365. #define CFG_ENV_IS_IN_FLASH 1
  366. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
  367. #define CFG_ENV_SECT_SIZE 0x20000 /* 126k (one sector) for env */
  368. #define CFG_ENV_SIZE 0x2000
  369. #else
  370. #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  371. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  372. #define CFG_ENV_SIZE 0x2000
  373. #endif
  374. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  375. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  376. /*
  377. * BOOTP options
  378. */
  379. #define CONFIG_BOOTP_BOOTFILESIZE
  380. #define CONFIG_BOOTP_BOOTPATH
  381. #define CONFIG_BOOTP_GATEWAY
  382. #define CONFIG_BOOTP_HOSTNAME
  383. /*
  384. * Command line configuration.
  385. */
  386. #include <config_cmd_default.h>
  387. #define CONFIG_CMD_PING
  388. #define CONFIG_CMD_I2C
  389. #define CONFIG_CMD_MII
  390. #if defined(CFG_RAMBOOT)
  391. #undef CONFIG_CMD_ENV
  392. #endif
  393. #if defined(CONFIG_PCI)
  394. #define CONFIG_CMD_PCI
  395. #define CONFIG_CMD_SCSI
  396. #define CONFIG_CMD_EXT2
  397. #define CONFIG_CMD_USB
  398. #endif
  399. #define CONFIG_WATCHDOG /* watchdog enabled */
  400. #define CFG_WATCHDOG_FREQ 5000 /* Feed interval, 5s */
  401. /*DIU Configuration*/
  402. #define DIU_CONNECT_TO_DVI /* DIU controller connects to DVI encoder*/
  403. /*
  404. * Miscellaneous configurable options
  405. */
  406. #define CFG_LONGHELP /* undef to save memory */
  407. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  408. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  409. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  410. #if defined(CONFIG_CMD_KGDB)
  411. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  412. #else
  413. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  414. #endif
  415. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  416. #define CFG_MAXARGS 16 /* max number of command args */
  417. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  418. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  419. /*
  420. * For booting Linux, the board info and command line data
  421. * have to be in the first 8 MB of memory, since this is
  422. * the maximum mapped by the Linux kernel during initialization.
  423. */
  424. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  425. /*
  426. * Internal Definitions
  427. *
  428. * Boot Flags
  429. */
  430. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  431. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  432. #if defined(CONFIG_CMD_KGDB)
  433. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  434. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  435. #endif
  436. /*
  437. * Environment Configuration
  438. */
  439. #define CONFIG_IPADDR 192.168.1.100
  440. #define CONFIG_HOSTNAME unknown
  441. #define CONFIG_ROOTPATH /opt/nfsroot
  442. #define CONFIG_BOOTFILE uImage
  443. #define CONFIG_UBOOTPATH 8610hpcd/u-boot.bin
  444. #define CONFIG_SERVERIP 192.168.1.1
  445. #define CONFIG_GATEWAYIP 192.168.1.1
  446. #define CONFIG_NETMASK 255.255.255.0
  447. /* default location for tftp and bootm */
  448. #define CONFIG_LOADADDR 1000000
  449. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  450. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  451. #define CONFIG_BAUDRATE 115200
  452. #if defined(CONFIG_PCI1)
  453. #define PCI_ENV \
  454. "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \
  455. "echo e;md ${a}e00 9\0" \
  456. "pci1regs=setenv a e0008; run pcireg\0" \
  457. "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \
  458. "pci d.w $b.0 56 1\0" \
  459. "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \
  460. "pci w.w $b.0 56 ffff\0" \
  461. "pci1err=setenv a e0008; run pcierr\0" \
  462. "pci1errc=setenv a e0008; run pcierrc\0"
  463. #else
  464. #define PCI_ENV ""
  465. #endif
  466. #if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2)
  467. #define PCIE_ENV \
  468. "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \
  469. "echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \
  470. "pcie1regs=setenv a e000a; run pciereg\0" \
  471. "pcie2regs=setenv a e0009; run pciereg\0" \
  472. "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\
  473. "pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;" \
  474. "pci d $b.0 130 1\0" \
  475. "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\
  476. "pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \
  477. "pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0" \
  478. "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0" \
  479. "pcie1err=setenv a e000a; run pcieerr\0" \
  480. "pcie2err=setenv a e0009; run pcieerr\0" \
  481. "pcie1errc=setenv a e000a; run pcieerrc\0" \
  482. "pcie2errc=setenv a e0009; run pcieerrc\0"
  483. #else
  484. #define PCIE_ENV ""
  485. #endif
  486. #define DMA_ENV \
  487. "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\
  488. "mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \
  489. "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\
  490. "mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \
  491. "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\
  492. "mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \
  493. "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\
  494. "mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0"
  495. #ifdef ENV_DEBUG
  496. #define CONFIG_EXTRA_ENV_SETTINGS \
  497. "netdev=eth0\0" \
  498. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  499. "tftpflash=tftpboot $loadaddr $uboot; " \
  500. "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
  501. "erase " MK_STR(TEXT_BASE) " +$filesize; " \
  502. "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
  503. "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
  504. "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
  505. "consoledev=ttyS0\0" \
  506. "ramdiskaddr=2000000\0" \
  507. "ramdiskfile=8610hpcd/ramdisk.uboot\0" \
  508. "fdtaddr=c00000\0" \
  509. "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
  510. "bdev=sda3\0" \
  511. "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
  512. "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
  513. "maxcpus=1" \
  514. "eoi=mw e00400b0 0\0" \
  515. "iack=md e00400a0 1\0" \
  516. "ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \
  517. "md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \
  518. "md ${a}f00 5\0" \
  519. "ddr1regs=setenv a e0002; run ddrreg\0" \
  520. "gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \
  521. "md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \
  522. "md ${a}e60 1; md ${a}ef0 1d\0" \
  523. "guregs=setenv a e00e0; run gureg\0" \
  524. "mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \
  525. "mcmregs=setenv a e0001; run mcmreg\0" \
  526. "diuregs=md e002c000 1d\0" \
  527. "dium=mw e002c01c\0" \
  528. "diuerr=md e002c014 1\0" \
  529. "othbootargs=diufb=15M video=fslfb:1280x1024-32@60,monitor=0 debug\0" \
  530. "monitor=0-DVI\0" \
  531. "pmregs=md e00e1000 2b\0" \
  532. "lawregs=md e0000c08 4b\0" \
  533. "lbcregs=md e0005000 36\0" \
  534. "dma0regs=md e0021100 12\0" \
  535. "dma1regs=md e0021180 12\0" \
  536. "dma2regs=md e0021200 12\0" \
  537. "dma3regs=md e0021280 12\0" \
  538. PCI_ENV \
  539. PCIE_ENV \
  540. DMA_ENV
  541. #else
  542. #define CONFIG_EXTRA_ENV_SETTINGS \
  543. "netdev=eth0\0" \
  544. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  545. "consoledev=ttyS0\0" \
  546. "ramdiskaddr=2000000\0" \
  547. "ramdiskfile=8610hpcd/ramdisk.uboot\0" \
  548. "fdtaddr=c00000\0" \
  549. "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
  550. "bdev=sda3\0" \
  551. "othbootargs=diufb=15M video=fslfb:1280x1024-32@60,monitor=0\0"\
  552. "monitor=0-DVI\0"
  553. #endif
  554. #define CONFIG_NFSBOOTCOMMAND \
  555. "setenv bootargs root=/dev/nfs rw " \
  556. "nfsroot=$serverip:$rootpath " \
  557. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  558. "console=$consoledev,$baudrate $othbootargs;" \
  559. "tftp $loadaddr $bootfile;" \
  560. "tftp $fdtaddr $fdtfile;" \
  561. "bootm $loadaddr - $fdtaddr"
  562. #define CONFIG_RAMBOOTCOMMAND \
  563. "setenv bootargs root=/dev/ram rw " \
  564. "console=$consoledev,$baudrate $othbootargs;" \
  565. "tftp $ramdiskaddr $ramdiskfile;" \
  566. "tftp $loadaddr $bootfile;" \
  567. "tftp $fdtaddr $fdtfile;" \
  568. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  569. #define CONFIG_BOOTCOMMAND \
  570. "setenv bootargs root=/dev/$bdev rw " \
  571. "console=$consoledev,$baudrate $othbootargs;" \
  572. "tftp $loadaddr $bootfile;" \
  573. "tftp $fdtaddr $fdtfile;" \
  574. "bootm $loadaddr - $fdtaddr"
  575. #endif /* __CONFIG_H */