MPC8544DS.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536
  1. /*
  2. * Copyright 2007 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * mpc8544ds board configuration file
  24. *
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /* High Level Configuration Options */
  29. #define CONFIG_BOOKE 1 /* BOOKE */
  30. #define CONFIG_E500 1 /* BOOKE e500 family */
  31. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
  32. #define CONFIG_MPC8544 1
  33. #define CONFIG_MPC8544DS 1
  34. #define CONFIG_PCI 1 /* Enable PCI/PCIE */
  35. #define CONFIG_PCI1 1 /* PCI controller 1 */
  36. #define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
  37. #define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
  38. #define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
  39. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  40. #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
  41. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  42. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  43. #define CONFIG_ENV_OVERWRITE
  44. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  45. #undef CONFIG_DDR_DLL
  46. #define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
  47. #define CONFIG_DDR_ECC /* only for ECC DDR module */
  48. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  49. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  50. #define CONFIG_DDR_ECC_CMD
  51. #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
  52. /*
  53. * When initializing flash, if we cannot find the manufacturer ID,
  54. * assume this is the AMD flash associated with the CDS board.
  55. * This allows booting from a promjet.
  56. */
  57. #define CONFIG_ASSUME_AMD_FLASH
  58. #define MPC85xx_DDR_SDRAM_CLK_CNTL /* 85xx has clock control reg */
  59. #ifndef __ASSEMBLY__
  60. extern unsigned long get_board_sys_clk(unsigned long dummy);
  61. #endif
  62. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */
  63. /*
  64. * These can be toggled for performance analysis, otherwise use default.
  65. */
  66. #define CONFIG_L2_CACHE /* toggle L2 cache */
  67. #define CONFIG_BTB /* toggle branch predition */
  68. #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
  69. /*
  70. * Only possible on E500 Version 2 or newer cores.
  71. */
  72. #define CONFIG_ENABLE_36BIT_PHYS 1
  73. #define CFG_MEMTEST_START 0x00200000 /* memtest works on */
  74. #define CFG_MEMTEST_END 0x00400000
  75. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  76. /*
  77. * Base addresses -- Note these are effective addresses where the
  78. * actual resources get mapped (not physical addresses)
  79. */
  80. #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  81. #define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
  82. #define CFG_CCSRBAR_PHYS CFG_CCSRBAR /* physical addr of CCSRBAR */
  83. #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
  84. #define CFG_PCI1_ADDR (CFG_CCSRBAR+0x8000)
  85. #define CFG_PCIE1_ADDR (CFG_CCSRBAR+0xa000)
  86. #define CFG_PCIE2_ADDR (CFG_CCSRBAR+0x9000)
  87. #define CFG_PCIE3_ADDR (CFG_CCSRBAR+0xb000)
  88. /*
  89. * DDR Setup
  90. */
  91. #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  92. #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
  93. #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
  94. /*
  95. * Make sure required options are set
  96. */
  97. #ifndef CONFIG_SPD_EEPROM
  98. #error ("CONFIG_SPD_EEPROM is required")
  99. #endif
  100. #undef CONFIG_CLOCKS_IN_MHZ
  101. /*
  102. * Memory map
  103. *
  104. * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
  105. *
  106. * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
  107. *
  108. * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
  109. *
  110. * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
  111. * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
  112. *
  113. * Localbus cacheable
  114. *
  115. * 0xf000_0000 0xf3ff_ffff SDRAM 64M Cacheable
  116. * 0xf401_0000 0xf401_3fff L1 for stack 4K Cacheable TLB0
  117. *
  118. * Localbus non-cacheable
  119. *
  120. * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS (*) 1M non-cacheable
  121. * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
  122. * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
  123. *
  124. */
  125. /*
  126. * Local Bus Definitions
  127. */
  128. #define CFG_BOOT_BLOCK 0xfc000000 /* boot TLB */
  129. #define CFG_FLASH_BASE 0xff800000 /* start of FLASH 8M */
  130. #define CFG_BR0_PRELIM 0xff801001
  131. #define CFG_BR1_PRELIM 0xfe801001
  132. #define CFG_OR0_PRELIM 0xff806e65
  133. #define CFG_OR1_PRELIM 0xff806e65
  134. #define CFG_FLASH_BANKS_LIST {CFG_FLASH_BASE}
  135. #define CFG_FLASH_QUIET_TEST
  136. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  137. #define CFG_MAX_FLASH_SECT 128 /* sectors per device */
  138. #undef CFG_FLASH_CHECKSUM
  139. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  140. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  141. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  142. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  143. #define CONFIG_FLASH_CFI_DRIVER
  144. #define CFG_FLASH_CFI
  145. #define CFG_FLASH_EMPTY_INFO
  146. #define CFG_LBC_NONCACHE_BASE 0xf8000000
  147. #define CFG_BR2_PRELIM 0xf8201001 /* port size 16bit */
  148. #define CFG_OR2_PRELIM 0xfff06ff7 /* 1MB Compact Flash area*/
  149. #define CFG_BR3_PRELIM 0xf8100801 /* port size 8bit */
  150. #define CFG_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
  151. #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
  152. #define PIXIS_BASE 0xf8100000 /* PIXIS registers */
  153. #define PIXIS_ID 0x0 /* Board ID at offset 0 */
  154. #define PIXIS_VER 0x1 /* Board version at offset 1 */
  155. #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
  156. #define PIXIS_RST 0x4 /* PIXIS Reset Control register */
  157. #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch
  158. * register */
  159. #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
  160. #define PIXIS_VCTL 0x10 /* VELA Control Register */
  161. #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
  162. #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
  163. #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
  164. #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
  165. #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
  166. #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
  167. #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
  168. #define CFG_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
  169. /* define to use L1 as initial stack */
  170. #define CONFIG_L1_INIT_RAM
  171. #define CFG_INIT_RAM_LOCK 1
  172. #define CFG_INIT_RAM_ADDR 0xf4010000 /* Initial L1 address */
  173. #define CFG_INIT_RAM_END 0x00004000 /* End of used area in RAM */
  174. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  175. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  176. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  177. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  178. #define CFG_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  179. /* Serial Port - controlled on board with jumper J8
  180. * open - index 2
  181. * shorted - index 1
  182. */
  183. #define CONFIG_CONS_INDEX 1
  184. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  185. #define CFG_NS16550
  186. #define CFG_NS16550_SERIAL
  187. #define CFG_NS16550_REG_SIZE 1
  188. #define CFG_NS16550_CLK get_bus_freq(0)
  189. #define CFG_BAUDRATE_TABLE \
  190. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  191. #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
  192. #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
  193. /* Use the HUSH parser */
  194. #define CFG_HUSH_PARSER
  195. #ifdef CFG_HUSH_PARSER
  196. #define CFG_PROMPT_HUSH_PS2 "> "
  197. #endif
  198. /* pass open firmware flat tree */
  199. #define CONFIG_OF_LIBFDT 1
  200. #define CONFIG_OF_BOARD_SETUP 1
  201. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  202. /* I2C */
  203. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  204. #define CONFIG_HARD_I2C /* I2C with hardware support */
  205. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  206. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  207. #define CFG_I2C_EEPROM_ADDR 0x57
  208. #define CFG_I2C_SLAVE 0x7F
  209. #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  210. #define CFG_I2C_OFFSET 0x3100
  211. /*
  212. * General PCI
  213. * Memory space is mapped 1-1, but I/O space must start from 0.
  214. */
  215. #define CFG_PCIE_PHYS 0x80000000 /* 1G PCIE TLB */
  216. #define CFG_PCI_PHYS 0xc0000000 /* 512M PCI TLB */
  217. #define CFG_PCI1_MEM_BASE 0xc0000000
  218. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  219. #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
  220. #define CFG_PCI1_IO_BASE 0x00000000
  221. #define CFG_PCI1_IO_PHYS 0xe1000000
  222. #define CFG_PCI1_IO_SIZE 0x00010000 /* 64k */
  223. /* PCI view of System Memory */
  224. #define CFG_PCI_MEMORY_BUS 0x00000000
  225. #define CFG_PCI_MEMORY_PHYS 0x00000000
  226. #define CFG_PCI_MEMORY_SIZE 0x80000000
  227. /* controller 2, Slot 1, tgtid 1, Base address 9000 */
  228. #define CFG_PCIE2_MEM_BASE 0x80000000
  229. #define CFG_PCIE2_MEM_PHYS CFG_PCIE2_MEM_BASE
  230. #define CFG_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  231. #define CFG_PCIE2_IO_BASE 0x00000000
  232. #define CFG_PCIE2_IO_PHYS 0xe1010000
  233. #define CFG_PCIE2_IO_SIZE 0x00010000 /* 64k */
  234. /* controller 1, Slot 2,tgtid 2, Base address a000 */
  235. #define CFG_PCIE1_MEM_BASE 0xa0000000
  236. #define CFG_PCIE1_MEM_PHYS CFG_PCIE1_MEM_BASE
  237. #define CFG_PCIE1_MEM_SIZE 0x10000000 /* 256M */
  238. #define CFG_PCIE1_IO_BASE 0x00000000
  239. #define CFG_PCIE1_IO_PHYS 0xe1020000
  240. #define CFG_PCIE1_IO_SIZE 0x00010000 /* 64k */
  241. /* controller 3, direct to uli, tgtid 3, Base address b000 */
  242. #define CFG_PCIE3_MEM_BASE 0xb0000000
  243. #define CFG_PCIE3_MEM_PHYS CFG_PCIE3_MEM_BASE
  244. #define CFG_PCIE3_MEM_SIZE 0x00100000 /* 1M */
  245. #define CFG_PCIE3_IO_BASE 0x00000000
  246. #define CFG_PCIE3_IO_PHYS 0xb0100000 /* reuse mem LAW */
  247. #define CFG_PCIE3_IO_SIZE 0x00100000 /* 1M */
  248. #define CFG_PCIE3_MEM_BASE2 0xb0200000
  249. #define CFG_PCIE3_MEM_PHYS2 CFG_PCIE3_MEM_BASE2
  250. #define CFG_PCIE3_MEM_SIZE2 0x00200000 /* 1M */
  251. #if defined(CONFIG_PCI)
  252. /*PCIE video card used*/
  253. #define VIDEO_IO_OFFSET CFG_PCIE2_IO_PHYS
  254. /*PCI video card used*/
  255. /*#define VIDEO_IO_OFFSET CFG_PCI1_IO_PHYS*/
  256. /* video */
  257. #define CONFIG_VIDEO
  258. #if defined(CONFIG_VIDEO)
  259. #define CONFIG_BIOSEMU
  260. #define CONFIG_CFB_CONSOLE
  261. #define CONFIG_VIDEO_SW_CURSOR
  262. #define CONFIG_VGA_AS_SINGLE_DEVICE
  263. #define CONFIG_ATI_RADEON_FB
  264. #define CONFIG_VIDEO_LOGO
  265. /*#define CONFIG_CONSOLE_CURSOR*/
  266. #define CFG_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
  267. #endif
  268. #define CONFIG_NET_MULTI
  269. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  270. #undef CONFIG_EEPRO100
  271. #undef CONFIG_TULIP
  272. #define CONFIG_RTL8139
  273. #ifdef CONFIG_RTL8139
  274. /* This macro is used by RTL8139 but not defined in PPC architecture */
  275. #define KSEG1ADDR(x) (x)
  276. #define _IO_BASE 0x00000000
  277. #endif
  278. #ifndef CONFIG_PCI_PNP
  279. #define PCI_ENET0_IOADDR CFG_PCI1_IO_BASE
  280. #define PCI_ENET0_MEMADDR CFG_PCI1_IO_BASE
  281. #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
  282. #endif
  283. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  284. #define CONFIG_DOS_PARTITION
  285. #define CONFIG_SCSI_AHCI
  286. #ifdef CONFIG_SCSI_AHCI
  287. #define CONFIG_SATA_ULI5288
  288. #define CFG_SCSI_MAX_SCSI_ID 4
  289. #define CFG_SCSI_MAX_LUN 1
  290. #define CFG_SCSI_MAX_DEVICE (CFG_SCSI_MAX_SCSI_ID * CFG_SCSI_MAX_LUN)
  291. #define CFG_SCSI_MAXDEVICE CFG_SCSI_MAX_DEVICE
  292. #endif /* SCSCI */
  293. #endif /* CONFIG_PCI */
  294. #if defined(CONFIG_TSEC_ENET)
  295. #ifndef CONFIG_NET_MULTI
  296. #define CONFIG_NET_MULTI 1
  297. #endif
  298. #define CONFIG_MII 1 /* MII PHY management */
  299. #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
  300. #define CONFIG_TSEC1 1
  301. #define CONFIG_TSEC1_NAME "eTSEC1"
  302. #define CONFIG_TSEC3 1
  303. #define CONFIG_TSEC3_NAME "eTSEC3"
  304. #define TSEC1_PHY_ADDR 0
  305. #define TSEC3_PHY_ADDR 1
  306. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  307. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  308. #define TSEC1_PHYIDX 0
  309. #define TSEC3_PHYIDX 0
  310. #define CONFIG_ETHPRIME "eTSEC1"
  311. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  312. #endif /* CONFIG_TSEC_ENET */
  313. /*
  314. * Environment
  315. */
  316. #define CFG_ENV_IS_IN_FLASH 1
  317. #if CFG_MONITOR_BASE > 0xfff80000
  318. #define CFG_ENV_ADDR 0xfff80000
  319. #else
  320. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x70000)
  321. #endif
  322. #define CFG_ENV_SIZE 0x2000
  323. #define CFG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) */
  324. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  325. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  326. /*
  327. * BOOTP options
  328. */
  329. #define CONFIG_BOOTP_BOOTFILESIZE
  330. #define CONFIG_BOOTP_BOOTPATH
  331. #define CONFIG_BOOTP_GATEWAY
  332. #define CONFIG_BOOTP_HOSTNAME
  333. /*
  334. * Command line configuration.
  335. */
  336. #include <config_cmd_default.h>
  337. #define CONFIG_CMD_PING
  338. #define CONFIG_CMD_I2C
  339. #define CONFIG_CMD_MII
  340. #define CONFIG_CMD_ELF
  341. #if defined(CONFIG_PCI)
  342. #define CONFIG_CMD_PCI
  343. #define CONFIG_CMD_BEDBUG
  344. #define CONFIG_CMD_NET
  345. #define CONFIG_CMD_SCSI
  346. #define CONFIG_CMD_EXT2
  347. #endif
  348. #undef CONFIG_WATCHDOG /* watchdog disabled */
  349. /*
  350. * Miscellaneous configurable options
  351. */
  352. #define CFG_LONGHELP /* undef to save memory */
  353. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  354. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  355. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  356. #if defined(CONFIG_CMD_KGDB)
  357. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  358. #else
  359. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  360. #endif
  361. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  362. #define CFG_MAXARGS 16 /* max number of command args */
  363. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  364. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  365. /*
  366. * For booting Linux, the board info and command line data
  367. * have to be in the first 8 MB of memory, since this is
  368. * the maximum mapped by the Linux kernel during initialization.
  369. */
  370. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  371. /*
  372. * Internal Definitions
  373. *
  374. * Boot Flags
  375. */
  376. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  377. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  378. #if defined(CONFIG_CMD_KGDB)
  379. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  380. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  381. #endif
  382. /*
  383. * Environment Configuration
  384. */
  385. /* The mac addresses for all ethernet interface */
  386. #if defined(CONFIG_TSEC_ENET)
  387. #define CONFIG_HAS_ETH0
  388. #define CONFIG_ETHADDR 00:E0:0C:02:00:FD
  389. #define CONFIG_HAS_ETH1
  390. #define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD
  391. #endif
  392. #define CONFIG_IPADDR 192.168.1.251
  393. #define CONFIG_HOSTNAME 8544ds_unknown
  394. #define CONFIG_ROOTPATH /nfs/mpc85xx
  395. #define CONFIG_BOOTFILE 8544ds/uImage.uboot
  396. #define CONFIG_UBOOTPATH 8544ds/u-boot.bin /* TFTP server */
  397. #define CONFIG_SERVERIP 192.168.1.1
  398. #define CONFIG_GATEWAYIP 192.168.1.1
  399. #define CONFIG_NETMASK 255.255.0.0
  400. #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
  401. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  402. #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
  403. #define CONFIG_BAUDRATE 115200
  404. #define CONFIG_EXTRA_ENV_SETTINGS \
  405. "netdev=eth0\0" \
  406. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  407. "tftpflash=tftpboot $loadaddr $uboot; " \
  408. "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
  409. "erase " MK_STR(TEXT_BASE) " +$filesize; " \
  410. "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
  411. "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
  412. "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
  413. "consoledev=ttyS0\0" \
  414. "ramdiskaddr=2000000\0" \
  415. "ramdiskfile=8544ds/ramdisk.uboot\0" \
  416. "fdtaddr=c00000\0" \
  417. "fdtfile=8544ds/mpc8544ds.dtb\0" \
  418. "bdev=sda3\0"
  419. #define CONFIG_NFSBOOTCOMMAND \
  420. "setenv bootargs root=/dev/nfs rw " \
  421. "nfsroot=$serverip:$rootpath " \
  422. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  423. "console=$consoledev,$baudrate $othbootargs;" \
  424. "tftp $loadaddr $bootfile;" \
  425. "tftp $fdtaddr $fdtfile;" \
  426. "bootm $loadaddr - $fdtaddr"
  427. #define CONFIG_RAMBOOTCOMMAND \
  428. "setenv bootargs root=/dev/ram rw " \
  429. "console=$consoledev,$baudrate $othbootargs;" \
  430. "tftp $ramdiskaddr $ramdiskfile;" \
  431. "tftp $loadaddr $bootfile;" \
  432. "tftp $fdtaddr $fdtfile;" \
  433. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  434. #define CONFIG_BOOTCOMMAND \
  435. "setenv bootargs root=/dev/$bdev rw " \
  436. "console=$consoledev,$baudrate $othbootargs;" \
  437. "tftp $loadaddr $bootfile;" \
  438. "tftp $fdtaddr $fdtfile;" \
  439. "bootm $loadaddr - $fdtaddr"
  440. #endif /* __CONFIG_H */