MPC8313ERDB.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643
  1. /*
  2. * Copyright (C) Freescale Semiconductor, Inc. 2006.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * mpc8313epb board configuration file
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. /*
  28. * High Level Configuration Options
  29. */
  30. #define CONFIG_E300 1
  31. #define CONFIG_MPC83XX 1
  32. #define CONFIG_MPC831X 1
  33. #define CONFIG_MPC8313 1
  34. #define CONFIG_MPC8313ERDB 1
  35. #define CONFIG_PCI
  36. #define CONFIG_83XX_GENERIC_PCI
  37. #define CONFIG_MISC_INIT_R
  38. /*
  39. * On-board devices
  40. *
  41. * TSEC1 is VSC switch
  42. * TSEC2 is SoC TSEC
  43. */
  44. #define CONFIG_VSC7385_ENET
  45. #define CONFIG_TSEC2
  46. #ifdef CFG_66MHZ
  47. #define CONFIG_83XX_CLKIN 66666667 /* in Hz */
  48. #elif defined(CFG_33MHZ)
  49. #define CONFIG_83XX_CLKIN 33333333 /* in Hz */
  50. #else
  51. #error Unknown oscillator frequency.
  52. #endif
  53. #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
  54. #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
  55. #define CFG_IMMR 0xE0000000
  56. #if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  57. #define CONFIG_DEFAULT_IMMR CFG_IMMR
  58. #endif
  59. #define CFG_MEMTEST_START 0x00001000
  60. #define CFG_MEMTEST_END 0x07f00000
  61. /* Early revs of this board will lock up hard when attempting
  62. * to access the PMC registers, unless a JTAG debugger is
  63. * connected, or some resistor modifications are made.
  64. */
  65. #define CFG_8313ERDB_BROKEN_PMC 1
  66. #define CFG_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
  67. #define CFG_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
  68. /*
  69. * Device configurations
  70. */
  71. /* Vitesse 7385 */
  72. #ifdef CONFIG_VSC7385_ENET
  73. #define CONFIG_TSEC1
  74. /* The flash address and size of the VSC7385 firmware image */
  75. #define CONFIG_VSC7385_IMAGE 0xFE7FE000
  76. #define CONFIG_VSC7385_IMAGE_SIZE 8192
  77. #endif
  78. /*
  79. * DDR Setup
  80. */
  81. #define CFG_DDR_BASE 0x00000000 /* DDR is system memory*/
  82. #define CFG_SDRAM_BASE CFG_DDR_BASE
  83. #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE
  84. /*
  85. * Manually set up DDR parameters, as this board does not
  86. * seem to have the SPD connected to I2C.
  87. */
  88. #define CFG_DDR_SIZE 128 /* MB */
  89. #define CFG_DDR_CONFIG ( CSCONFIG_EN \
  90. | 0x00010000 /* TODO */ \
  91. | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10 )
  92. /* 0x80010102 */
  93. #define CFG_DDR_TIMING_3 0x00000000
  94. #define CFG_DDR_TIMING_0 ( ( 0 << TIMING_CFG0_RWT_SHIFT ) \
  95. | ( 0 << TIMING_CFG0_WRT_SHIFT ) \
  96. | ( 0 << TIMING_CFG0_RRT_SHIFT ) \
  97. | ( 0 << TIMING_CFG0_WWT_SHIFT ) \
  98. | ( 2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT ) \
  99. | ( 2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT ) \
  100. | ( 8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT ) \
  101. | ( 2 << TIMING_CFG0_MRS_CYC_SHIFT ) )
  102. /* 0x00220802 */
  103. #define CFG_DDR_TIMING_1 ( ( 3 << TIMING_CFG1_PRETOACT_SHIFT ) \
  104. | ( 8 << TIMING_CFG1_ACTTOPRE_SHIFT ) \
  105. | ( 3 << TIMING_CFG1_ACTTORW_SHIFT ) \
  106. | ( 5 << TIMING_CFG1_CASLAT_SHIFT ) \
  107. | (10 << TIMING_CFG1_REFREC_SHIFT ) \
  108. | ( 3 << TIMING_CFG1_WRREC_SHIFT ) \
  109. | ( 2 << TIMING_CFG1_ACTTOACT_SHIFT ) \
  110. | ( 2 << TIMING_CFG1_WRTORD_SHIFT ) )
  111. /* 0x3835a322 */
  112. #define CFG_DDR_TIMING_2 ( ( 1 << TIMING_CFG2_ADD_LAT_SHIFT ) \
  113. | ( 5 << TIMING_CFG2_CPO_SHIFT ) \
  114. | ( 2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT ) \
  115. | ( 2 << TIMING_CFG2_RD_TO_PRE_SHIFT ) \
  116. | ( 2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT ) \
  117. | ( 3 << TIMING_CFG2_CKE_PLS_SHIFT ) \
  118. | ( 6 << TIMING_CFG2_FOUR_ACT_SHIFT) )
  119. /* 0x129048c6 */ /* P9-45,may need tuning */
  120. #define CFG_DDR_INTERVAL ( ( 1296 << SDRAM_INTERVAL_REFINT_SHIFT ) \
  121. | ( 1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT ) )
  122. /* 0x05100500 */
  123. #if defined(CONFIG_DDR_2T_TIMING)
  124. #define CFG_SDRAM_CFG ( SDRAM_CFG_SREN \
  125. | SDRAM_CFG_SDRAM_TYPE_DDR2 \
  126. | SDRAM_CFG_2T_EN \
  127. | SDRAM_CFG_DBW_32 )
  128. #else
  129. #define CFG_SDRAM_CFG ( SDRAM_CFG_SREN \
  130. | SDRAM_CFG_SDRAM_TYPE_DDR2 \
  131. | SDRAM_CFG_32_BE )
  132. /* 0x43080000 */
  133. #endif
  134. #define CFG_SDRAM_CFG2 0x00401000;
  135. /* set burst length to 8 for 32-bit data path */
  136. #define CFG_DDR_MODE ( ( 0x4448 << SDRAM_MODE_ESD_SHIFT ) \
  137. | ( 0x0632 << SDRAM_MODE_SD_SHIFT ) )
  138. /* 0x44480632 */
  139. #define CFG_DDR_MODE_2 0x8000C000;
  140. #define CFG_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
  141. /*0x02000000*/
  142. #define CFG_DDRCDR_VALUE ( DDRCDR_EN \
  143. | DDRCDR_PZ_NOMZ \
  144. | DDRCDR_NZ_NOMZ \
  145. | DDRCDR_M_ODR )
  146. /*
  147. * FLASH on the Local Bus
  148. */
  149. #define CFG_FLASH_CFI /* use the Common Flash Interface */
  150. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  151. #define CFG_FLASH_BASE 0xFE000000 /* start of FLASH */
  152. #define CFG_FLASH_SIZE 8 /* flash size in MB */
  153. #define CFG_FLASH_EMPTY_INFO /* display empty sectors */
  154. #define CFG_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
  155. #define CFG_NOR_BR_PRELIM (CFG_FLASH_BASE | /* flash Base address */ \
  156. (2 << BR_PS_SHIFT) | /* 16 bit port size */ \
  157. BR_V) /* valid */
  158. #define CFG_NOR_OR_PRELIM ( 0xFF800000 /* 8 MByte */ \
  159. | OR_GPCM_XACS \
  160. | OR_GPCM_SCY_9 \
  161. | OR_GPCM_EHTR \
  162. | OR_GPCM_EAD )
  163. /* 0xFF006FF7 TODO SLOW 16 MB flash size */
  164. #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* window base at flash base */
  165. #define CFG_LBLAWAR0_PRELIM 0x80000017 /* 16 MB window size */
  166. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  167. #define CFG_MAX_FLASH_SECT 135 /* sectors per device */
  168. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  169. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  170. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  171. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE) && !defined(CONFIG_NAND_SPL)
  172. #define CFG_RAMBOOT
  173. #endif
  174. #define CFG_INIT_RAM_LOCK 1
  175. #define CFG_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
  176. #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM*/
  177. #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  178. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  179. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  180. /* CFG_MONITOR_LEN must be a multiple of CFG_ENV_SECT_SIZE */
  181. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  182. #define CFG_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
  183. /*
  184. * Local Bus LCRR and LBCR regs
  185. */
  186. #define CFG_LCRR LCRR_EADC_1 | LCRR_CLKDIV_4
  187. #define CFG_LBC_LBCR ( 0x00040000 /* TODO */ \
  188. | (0xFF << LBCR_BMT_SHIFT) \
  189. | 0xF ) /* 0x0004ff0f */
  190. #define CFG_LBC_MRTPR 0x20000000 /*TODO */ /* LB refresh timer prescal, 266MHz/32 */
  191. /* drivers/mtd/nand/nand.c */
  192. #ifdef CONFIG_NAND_SPL
  193. #define CFG_NAND_BASE 0xFFF00000
  194. #else
  195. #define CFG_NAND_BASE 0xE2800000
  196. #endif
  197. #define CFG_MAX_NAND_DEVICE 1
  198. #define NAND_MAX_CHIPS 1
  199. #define CONFIG_MTD_NAND_VERIFY_WRITE
  200. #define CONFIG_CMD_NAND 1
  201. #define CONFIG_NAND_FSL_ELBC 1
  202. #define CFG_NAND_BLOCK_SIZE 16384
  203. #define CFG_NAND_U_BOOT_SIZE (512 << 10)
  204. #define CFG_NAND_U_BOOT_DST 0x00100000
  205. #define CFG_NAND_U_BOOT_START 0x00100100
  206. #define CFG_NAND_U_BOOT_OFFS 16384
  207. #define CFG_NAND_U_BOOT_RELOC 0x00010000
  208. #define CFG_NAND_BR_PRELIM ( CFG_NAND_BASE \
  209. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  210. | BR_PS_8 /* Port Size = 8 bit */ \
  211. | BR_MS_FCM /* MSEL = FCM */ \
  212. | BR_V ) /* valid */
  213. #define CFG_NAND_OR_PRELIM ( 0xFFFF8000 /* length 32K */ \
  214. | OR_FCM_CSCT \
  215. | OR_FCM_CST \
  216. | OR_FCM_CHT \
  217. | OR_FCM_SCY_1 \
  218. | OR_FCM_TRLX \
  219. | OR_FCM_EHTR )
  220. /* 0xFFFF8396 */
  221. #ifdef CONFIG_NAND_U_BOOT
  222. #define CFG_BR0_PRELIM CFG_NAND_BR_PRELIM
  223. #define CFG_OR0_PRELIM CFG_NAND_OR_PRELIM
  224. #define CFG_BR1_PRELIM CFG_NOR_BR_PRELIM
  225. #define CFG_OR1_PRELIM CFG_NOR_OR_PRELIM
  226. #else
  227. #define CFG_BR0_PRELIM CFG_NOR_BR_PRELIM
  228. #define CFG_OR0_PRELIM CFG_NOR_OR_PRELIM
  229. #define CFG_BR1_PRELIM CFG_NAND_BR_PRELIM
  230. #define CFG_OR1_PRELIM CFG_NAND_OR_PRELIM
  231. #endif
  232. #define CFG_LBLAWBAR1_PRELIM CFG_NAND_BASE
  233. #define CFG_LBLAWAR1_PRELIM 0x8000000E /* 32KB */
  234. #define CFG_NAND_LBLAWBAR_PRELIM CFG_LBLAWBAR1_PRELIM
  235. #define CFG_NAND_LBLAWAR_PRELIM CFG_LBLAWAR1_PRELIM
  236. /* local bus read write buffer mapping */
  237. #define CFG_BR3_PRELIM 0xFA000801 /* map at 0xFA000000 */
  238. #define CFG_OR3_PRELIM 0xFFFF8FF7 /* 32kB */
  239. #define CFG_LBLAWBAR3_PRELIM 0xFA000000
  240. #define CFG_LBLAWAR3_PRELIM 0x8000000E /* 32KB */
  241. /* Vitesse 7385 */
  242. #define CFG_VSC7385_BASE 0xF0000000
  243. #ifdef CONFIG_VSC7385_ENET
  244. #define CFG_BR2_PRELIM 0xf0000801 /* VSC7385 Base address */
  245. #define CFG_OR2_PRELIM 0xfffe09ff /* VSC7385, 128K bytes*/
  246. #define CFG_LBLAWBAR2_PRELIM CFG_VSC7385_BASE/* Access window base at VSC7385 base */
  247. #define CFG_LBLAWAR2_PRELIM 0x80000010 /* Access window size 128K */
  248. #endif
  249. /* pass open firmware flat tree */
  250. #define CONFIG_OF_LIBFDT 1
  251. #define CONFIG_OF_BOARD_SETUP 1
  252. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  253. /*
  254. * Serial Port
  255. */
  256. #define CONFIG_CONS_INDEX 1
  257. #define CFG_NS16550
  258. #define CFG_NS16550_SERIAL
  259. #define CFG_NS16550_REG_SIZE 1
  260. #define CFG_BAUDRATE_TABLE \
  261. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  262. #define CFG_NS16550_COM1 (CFG_IMMR+0x4500)
  263. #define CFG_NS16550_COM2 (CFG_IMMR+0x4600)
  264. /* Use the HUSH parser */
  265. #define CFG_HUSH_PARSER
  266. #define CFG_PROMPT_HUSH_PS2 "> "
  267. /* I2C */
  268. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  269. #define CONFIG_FSL_I2C
  270. #define CONFIG_I2C_MULTI_BUS
  271. #define CONFIG_I2C_CMD_TREE
  272. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  273. #define CFG_I2C_SLAVE 0x7F
  274. #define CFG_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
  275. #define CFG_I2C_OFFSET 0x3000
  276. #define CFG_I2C2_OFFSET 0x3100
  277. /*
  278. * General PCI
  279. * Addresses are mapped 1-1.
  280. */
  281. #define CFG_PCI1_MEM_BASE 0x80000000
  282. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  283. #define CFG_PCI1_MEM_SIZE 0x10000000 /* 256M */
  284. #define CFG_PCI1_MMIO_BASE 0x90000000
  285. #define CFG_PCI1_MMIO_PHYS CFG_PCI1_MMIO_BASE
  286. #define CFG_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  287. #define CFG_PCI1_IO_BASE 0x00000000
  288. #define CFG_PCI1_IO_PHYS 0xE2000000
  289. #define CFG_PCI1_IO_SIZE 0x00100000 /* 1M */
  290. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  291. #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  292. /*
  293. * TSEC
  294. */
  295. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  296. #define CONFIG_NET_MULTI
  297. #define CONFIG_GMII /* MII PHY management */
  298. #ifdef CONFIG_TSEC1
  299. #define CONFIG_HAS_ETH0
  300. #define CONFIG_TSEC1_NAME "TSEC0"
  301. #define CFG_TSEC1_OFFSET 0x24000
  302. #define TSEC1_PHY_ADDR 0x1c
  303. #define TSEC1_FLAGS TSEC_GIGABIT
  304. #define TSEC1_PHYIDX 0
  305. #endif
  306. #ifdef CONFIG_TSEC2
  307. #define CONFIG_HAS_ETH1
  308. #define CONFIG_TSEC2_NAME "TSEC1"
  309. #define CFG_TSEC2_OFFSET 0x25000
  310. #define TSEC2_PHY_ADDR 4
  311. #define TSEC2_FLAGS TSEC_GIGABIT
  312. #define TSEC2_PHYIDX 0
  313. #endif
  314. /* Options are: TSEC[0-1] */
  315. #define CONFIG_ETHPRIME "TSEC1"
  316. /*
  317. * Configure on-board RTC
  318. */
  319. #define CONFIG_RTC_DS1337
  320. #define CFG_I2C_RTC_ADDR 0x68
  321. /*
  322. * Environment
  323. */
  324. #if defined(CONFIG_NAND_U_BOOT)
  325. #define CFG_ENV_IS_IN_NAND 1
  326. #define CFG_ENV_OFFSET (512 * 1024)
  327. #define CFG_ENV_SECT_SIZE CFG_NAND_BLOCK_SIZE
  328. #define CFG_ENV_SIZE CFG_ENV_SECT_SIZE
  329. #define CFG_ENV_SIZE_REDUND CFG_ENV_SIZE
  330. #define CFG_ENV_RANGE (CFG_ENV_SECT_SIZE * 4)
  331. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET + CFG_ENV_RANGE)
  332. #elif !defined(CFG_RAMBOOT)
  333. #define CFG_ENV_IS_IN_FLASH 1
  334. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
  335. #define CFG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
  336. #define CFG_ENV_SIZE 0x2000
  337. /* Address and size of Redundant Environment Sector */
  338. #else
  339. #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  340. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  341. #define CFG_ENV_SIZE 0x2000
  342. #endif
  343. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  344. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  345. /*
  346. * BOOTP options
  347. */
  348. #define CONFIG_BOOTP_BOOTFILESIZE
  349. #define CONFIG_BOOTP_BOOTPATH
  350. #define CONFIG_BOOTP_GATEWAY
  351. #define CONFIG_BOOTP_HOSTNAME
  352. /*
  353. * Command line configuration.
  354. */
  355. #include <config_cmd_default.h>
  356. #define CONFIG_CMD_PING
  357. #define CONFIG_CMD_DHCP
  358. #define CONFIG_CMD_I2C
  359. #define CONFIG_CMD_MII
  360. #define CONFIG_CMD_DATE
  361. #define CONFIG_CMD_PCI
  362. #if defined(CFG_RAMBOOT) && !defined(CONFIG_NAND_U_BOOT)
  363. #undef CONFIG_CMD_ENV
  364. #undef CONFIG_CMD_LOADS
  365. #endif
  366. #define CONFIG_CMDLINE_EDITING 1
  367. /*
  368. * Miscellaneous configurable options
  369. */
  370. #define CFG_LONGHELP /* undef to save memory */
  371. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  372. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  373. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  374. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  375. #define CFG_MAXARGS 16 /* max number of command args */
  376. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  377. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  378. /*
  379. * For booting Linux, the board info and command line data
  380. * have to be in the first 8 MB of memory, since this is
  381. * the maximum mapped by the Linux kernel during initialization.
  382. */
  383. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  384. #define CFG_RCWH_PCIHOST 0x80000000 /* PCIHOST */
  385. #ifdef CFG_66MHZ
  386. /* 66MHz IN, 133MHz CSB, 266 DDR, 266 CORE */
  387. /* 0x62040000 */
  388. #define CFG_HRCW_LOW (\
  389. 0x20000000 /* reserved, must be set */ |\
  390. HRCWL_DDRCM |\
  391. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  392. HRCWL_DDR_TO_SCB_CLK_2X1 |\
  393. HRCWL_CSB_TO_CLKIN_2X1 |\
  394. HRCWL_CORE_TO_CSB_2X1)
  395. #define CFG_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
  396. #elif defined(CFG_33MHZ)
  397. /* 33MHz IN, 165MHz CSB, 330 DDR, 330 CORE */
  398. /* 0x65040000 */
  399. #define CFG_HRCW_LOW (\
  400. 0x20000000 /* reserved, must be set */ |\
  401. HRCWL_DDRCM |\
  402. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  403. HRCWL_DDR_TO_SCB_CLK_2X1 |\
  404. HRCWL_CSB_TO_CLKIN_5X1 |\
  405. HRCWL_CORE_TO_CSB_2X1)
  406. #define CFG_NS16550_CLK (CONFIG_83XX_CLKIN * 5)
  407. #endif
  408. #define CFG_HRCW_HIGH_BASE (\
  409. HRCWH_PCI_HOST |\
  410. HRCWH_PCI1_ARBITER_ENABLE |\
  411. HRCWH_CORE_ENABLE |\
  412. HRCWH_BOOTSEQ_DISABLE |\
  413. HRCWH_SW_WATCHDOG_DISABLE |\
  414. HRCWH_TSEC1M_IN_RGMII |\
  415. HRCWH_TSEC2M_IN_RGMII |\
  416. HRCWH_BIG_ENDIAN)
  417. #ifdef CONFIG_NAND_SPL
  418. #define CFG_HRCW_HIGH (CFG_HRCW_HIGH_BASE |\
  419. HRCWH_FROM_0XFFF00100 |\
  420. HRCWH_ROM_LOC_NAND_SP_8BIT |\
  421. HRCWH_RL_EXT_NAND)
  422. #else
  423. #define CFG_HRCW_HIGH (CFG_HRCW_HIGH_BASE |\
  424. HRCWH_FROM_0X00000100 |\
  425. HRCWH_ROM_LOC_LOCAL_16BIT |\
  426. HRCWH_RL_EXT_LEGACY)
  427. #endif
  428. /* System IO Config */
  429. #define CFG_SICRH (SICRH_TSOBI1 | SICRH_TSOBI2) /* RGMII */
  430. #define CFG_SICRL SICRL_USBDR /* Enable Internal USB Phy */
  431. #define CFG_HID0_INIT 0x000000000
  432. #define CFG_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
  433. HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
  434. #define CFG_HID2 HID2_HBE
  435. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  436. /* DDR @ 0x00000000 */
  437. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10)
  438. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  439. /* PCI @ 0x80000000 */
  440. #define CFG_IBAT1L (CFG_PCI1_MEM_BASE | BATL_PP_10)
  441. #define CFG_IBAT1U (CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  442. #define CFG_IBAT2L (CFG_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  443. #define CFG_IBAT2U (CFG_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  444. /* PCI2 not supported on 8313 */
  445. #define CFG_IBAT3L (0)
  446. #define CFG_IBAT3U (0)
  447. #define CFG_IBAT4L (0)
  448. #define CFG_IBAT4U (0)
  449. /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
  450. #define CFG_IBAT5L (CFG_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  451. #define CFG_IBAT5U (CFG_IMMR | BATU_BL_256M | BATU_VS | BATU_VP)
  452. /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
  453. #define CFG_IBAT6L (0xF0000000 | BATL_PP_10)
  454. #define CFG_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  455. #define CFG_IBAT7L (0)
  456. #define CFG_IBAT7U (0)
  457. #define CFG_DBAT0L CFG_IBAT0L
  458. #define CFG_DBAT0U CFG_IBAT0U
  459. #define CFG_DBAT1L CFG_IBAT1L
  460. #define CFG_DBAT1U CFG_IBAT1U
  461. #define CFG_DBAT2L CFG_IBAT2L
  462. #define CFG_DBAT2U CFG_IBAT2U
  463. #define CFG_DBAT3L CFG_IBAT3L
  464. #define CFG_DBAT3U CFG_IBAT3U
  465. #define CFG_DBAT4L CFG_IBAT4L
  466. #define CFG_DBAT4U CFG_IBAT4U
  467. #define CFG_DBAT5L CFG_IBAT5L
  468. #define CFG_DBAT5U CFG_IBAT5U
  469. #define CFG_DBAT6L CFG_IBAT6L
  470. #define CFG_DBAT6U CFG_IBAT6U
  471. #define CFG_DBAT7L CFG_IBAT7L
  472. #define CFG_DBAT7U CFG_IBAT7U
  473. /*
  474. * Internal Definitions
  475. *
  476. * Boot Flags
  477. */
  478. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  479. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  480. /*
  481. * Environment Configuration
  482. */
  483. #define CONFIG_ENV_OVERWRITE
  484. #define CONFIG_ETHADDR 00:E0:0C:00:95:01
  485. #define CONFIG_ETH1ADDR 00:E0:0C:00:95:02
  486. #define CONFIG_IPADDR 10.0.0.2
  487. #define CONFIG_SERVERIP 10.0.0.1
  488. #define CONFIG_GATEWAYIP 10.0.0.1
  489. #define CONFIG_NETMASK 255.0.0.0
  490. #define CONFIG_NETDEV eth1
  491. #define CONFIG_HOSTNAME mpc8313erdb
  492. #define CONFIG_ROOTPATH /nfs/root/path
  493. #define CONFIG_BOOTFILE uImage
  494. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  495. #define CONFIG_FDTFILE mpc8313erdb.dtb
  496. #define CONFIG_LOADADDR 500000 /* default location for tftp and bootm */
  497. #define CONFIG_BOOTDELAY -1 /* -1 disables auto-boot */
  498. #define CONFIG_BAUDRATE 115200
  499. #define XMK_STR(x) #x
  500. #define MK_STR(x) XMK_STR(x)
  501. #define CONFIG_EXTRA_ENV_SETTINGS \
  502. "netdev=" MK_STR(CONFIG_NETDEV) "\0" \
  503. "ethprime=TSEC1\0" \
  504. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  505. "tftpflash=tftpboot $loadaddr $uboot; " \
  506. "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
  507. "erase " MK_STR(TEXT_BASE) " +$filesize; " \
  508. "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
  509. "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
  510. "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
  511. "fdtaddr=400000\0" \
  512. "fdtfile=" MK_STR(CONFIG_FDTFILE) "\0" \
  513. "console=ttyS0\0" \
  514. "setbootargs=setenv bootargs " \
  515. "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
  516. "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
  517. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  518. "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
  519. #define CONFIG_NFSBOOTCOMMAND \
  520. "setenv rootdev /dev/nfs;" \
  521. "run setbootargs;" \
  522. "run setipargs;" \
  523. "tftp $loadaddr $bootfile;" \
  524. "tftp $fdtaddr $fdtfile;" \
  525. "bootm $loadaddr - $fdtaddr"
  526. #define CONFIG_RAMBOOTCOMMAND \
  527. "setenv rootdev /dev/ram;" \
  528. "run setbootargs;" \
  529. "tftp $ramdiskaddr $ramdiskfile;" \
  530. "tftp $loadaddr $bootfile;" \
  531. "tftp $fdtaddr $fdtfile;" \
  532. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  533. #undef MK_STR
  534. #undef XMK_STR
  535. #endif /* __CONFIG_H */