IceCube.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  30. #define CONFIG_ICECUBE 1 /* ... on IceCube board */
  31. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  32. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  33. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  34. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  35. /*
  36. * Serial console configuration
  37. */
  38. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  39. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  40. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  41. #ifdef CONFIG_MPC5200 /* MPC5100 PCI is not supported yet. */
  42. /*
  43. * PCI Mapping:
  44. * 0x40000000 - 0x4fffffff - PCI Memory
  45. * 0x50000000 - 0x50ffffff - PCI IO Space
  46. */
  47. #define CONFIG_PCI
  48. #if defined(CONFIG_PCI)
  49. #define CONFIG_PCI_PNP 1
  50. #define CONFIG_PCI_SCAN_SHOW 1
  51. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  52. #define CONFIG_PCI_MEM_BUS 0x40000000
  53. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  54. #define CONFIG_PCI_MEM_SIZE 0x10000000
  55. #define CONFIG_PCI_IO_BUS 0x50000000
  56. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  57. #define CONFIG_PCI_IO_SIZE 0x01000000
  58. #endif
  59. #define CFG_XLB_PIPELINING 1
  60. #define CONFIG_NET_MULTI 1
  61. #define CONFIG_MII 1
  62. #define CONFIG_EEPRO100 1
  63. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  64. #define CONFIG_NS8382X 1
  65. #else
  66. #define CONFIG_MII 1
  67. #endif
  68. /* Partitions */
  69. #define CONFIG_MAC_PARTITION
  70. #define CONFIG_DOS_PARTITION
  71. #define CONFIG_ISO_PARTITION
  72. /* USB */
  73. #define CONFIG_USB_OHCI_NEW
  74. #define CONFIG_USB_STORAGE
  75. #define CFG_OHCI_BE_CONTROLLER
  76. #undef CFG_USB_OHCI_BOARD_INIT
  77. #define CFG_USB_OHCI_CPU_INIT 1
  78. #define CFG_USB_OHCI_REGS_BASE MPC5XXX_USB
  79. #define CFG_USB_OHCI_SLOT_NAME "mpc5200"
  80. #define CFG_USB_OHCI_MAX_ROOT_PORTS 15
  81. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  82. /*
  83. * BOOTP options
  84. */
  85. #define CONFIG_BOOTP_BOOTFILESIZE
  86. #define CONFIG_BOOTP_BOOTPATH
  87. #define CONFIG_BOOTP_GATEWAY
  88. #define CONFIG_BOOTP_HOSTNAME
  89. /*
  90. * Command line configuration.
  91. */
  92. #include <config_cmd_default.h>
  93. #define CONFIG_CMD_EEPROM
  94. #define CONFIG_CMD_FAT
  95. #define CONFIG_CMD_I2C
  96. #define CONFIG_CMD_IDE
  97. #define CONFIG_CMD_NFS
  98. #define CONFIG_CMD_SNTP
  99. #define CONFIG_CMD_USB
  100. #if defined(CONFIG_PCI)
  101. #define CONFIG_CMD_PCI
  102. #endif
  103. #if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
  104. # define CFG_LOWBOOT 1
  105. # define CFG_LOWBOOT16 1
  106. #endif
  107. #if (TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */
  108. #if defined(CONFIG_LITE5200B)
  109. # error CFG_LOWBOOT08 is incompatible with the Lite5200B
  110. #else
  111. # define CFG_LOWBOOT 1
  112. # define CFG_LOWBOOT08 1
  113. #endif
  114. #endif
  115. /*
  116. * Autobooting
  117. */
  118. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  119. #define CONFIG_PREBOOT "echo;" \
  120. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  121. "echo"
  122. #undef CONFIG_BOOTARGS
  123. #define CONFIG_EXTRA_ENV_SETTINGS \
  124. "netdev=eth0\0" \
  125. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  126. "nfsroot=${serverip}:${rootpath}\0" \
  127. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  128. "addip=setenv bootargs ${bootargs} " \
  129. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  130. ":${hostname}:${netdev}:off panic=1\0" \
  131. "flash_nfs=run nfsargs addip;" \
  132. "bootm ${kernel_addr}\0" \
  133. "flash_self=run ramargs addip;" \
  134. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  135. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  136. "rootpath=/opt/eldk/ppc_82xx\0" \
  137. "bootfile=/tftpboot/MPC5200/uImage\0" \
  138. ""
  139. #define CONFIG_BOOTCOMMAND "run flash_self"
  140. #if defined(CONFIG_MPC5200)
  141. /*
  142. * IPB Bus clocking configuration.
  143. */
  144. #if defined(CONFIG_LITE5200B)
  145. #define CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  146. #else
  147. #undef CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  148. #endif
  149. #endif /* CONFIG_MPC5200 */
  150. /* pass open firmware flat tree */
  151. #define CONFIG_OF_LIBFDT 1
  152. #define CONFIG_OF_BOARD_SETUP 1
  153. #define OF_CPU "PowerPC,5200@0"
  154. #define OF_SOC "soc5200@f0000000"
  155. #define OF_TBCLK (bd->bi_busfreq / 4)
  156. #define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
  157. /*
  158. * I2C configuration
  159. */
  160. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  161. #define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  162. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  163. #define CFG_I2C_SLAVE 0x7F
  164. /*
  165. * EEPROM configuration
  166. */
  167. #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  168. #define CFG_I2C_EEPROM_ADDR_LEN 1
  169. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  170. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
  171. /*
  172. * Flash configuration
  173. */
  174. #if defined(CONFIG_LITE5200B)
  175. #define CFG_FLASH_BASE 0xFE000000
  176. #define CFG_FLASH_SIZE 0x01000000
  177. #if !defined(CFG_LOWBOOT)
  178. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x01760000 + 0x00800000)
  179. #else /* CFG_LOWBOOT */
  180. #if defined(CFG_LOWBOOT08)
  181. # error CFG_LOWBOOT08 is incompatible with the Lite5200B
  182. #endif
  183. #if defined(CFG_LOWBOOT16)
  184. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x01060000)
  185. #endif
  186. #endif /* CFG_LOWBOOT */
  187. #else /* !CONFIG_LITE5200B (IceCube)*/
  188. #define CFG_FLASH_BASE 0xFF000000
  189. #define CFG_FLASH_SIZE 0x01000000
  190. #if !defined(CFG_LOWBOOT)
  191. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00740000 + 0x00800000)
  192. #else /* CFG_LOWBOOT */
  193. #if defined(CFG_LOWBOOT08)
  194. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000 + 0x00800000)
  195. #endif
  196. #if defined(CFG_LOWBOOT16)
  197. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000)
  198. #endif
  199. #endif /* CFG_LOWBOOT */
  200. #endif /* CONFIG_LITE5200B */
  201. #define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks */
  202. #define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  203. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  204. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  205. #undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
  206. #if defined(CONFIG_LITE5200B)
  207. #define CONFIG_FLASH_CFI_DRIVER
  208. #define CFG_FLASH_CFI
  209. #define CFG_FLASH_BANKS_LIST {CFG_CS1_START,CFG_CS0_START}
  210. #endif
  211. /*
  212. * Environment settings
  213. */
  214. #define CFG_ENV_IS_IN_FLASH 1
  215. #define CFG_ENV_SIZE 0x10000
  216. #if defined(CONFIG_LITE5200B)
  217. #define CFG_ENV_SECT_SIZE 0x20000
  218. #else
  219. #define CFG_ENV_SECT_SIZE 0x10000
  220. #endif
  221. #define CONFIG_ENV_OVERWRITE 1
  222. /*
  223. * Memory map
  224. */
  225. #define CFG_MBAR 0xF0000000
  226. #define CFG_SDRAM_BASE 0x00000000
  227. #define CFG_DEFAULT_MBAR 0x80000000
  228. /* Use SRAM until RAM will be available */
  229. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  230. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
  231. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  232. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  233. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  234. #define CFG_MONITOR_BASE TEXT_BASE
  235. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  236. # define CFG_RAMBOOT 1
  237. #endif
  238. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  239. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  240. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  241. /*
  242. * Ethernet configuration
  243. */
  244. #define CONFIG_MPC5xxx_FEC 1
  245. /*
  246. * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
  247. */
  248. /* #define CONFIG_FEC_10MBIT 1 */
  249. #define CONFIG_PHY_ADDR 0x00
  250. #if defined(CONFIG_LITE5200B)
  251. #define CONFIG_FEC_MII100 1
  252. #endif
  253. /*
  254. * GPIO configuration
  255. */
  256. #ifdef CONFIG_MPC5200_DDR
  257. #define CFG_GPS_PORT_CONFIG 0x90000004
  258. #else
  259. #define CFG_GPS_PORT_CONFIG 0x10000004
  260. #endif
  261. /*
  262. * Miscellaneous configurable options
  263. */
  264. #define CFG_LONGHELP /* undef to save memory */
  265. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  266. #if defined(CONFIG_CMD_KGDB)
  267. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  268. #else
  269. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  270. #endif
  271. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  272. #define CFG_MAXARGS 16 /* max number of command args */
  273. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  274. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  275. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  276. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  277. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  278. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  279. #if defined(CONFIG_CMD_KGDB)
  280. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  281. #endif
  282. /*
  283. * Various low-level settings
  284. */
  285. #if defined(CONFIG_MPC5200)
  286. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  287. #define CFG_HID0_FINAL HID0_ICE
  288. #else
  289. #define CFG_HID0_INIT 0
  290. #define CFG_HID0_FINAL 0
  291. #endif
  292. #if defined(CONFIG_LITE5200B)
  293. #define CFG_CS1_START CFG_FLASH_BASE
  294. #define CFG_CS1_SIZE CFG_FLASH_SIZE
  295. #define CFG_CS1_CFG 0x00047800
  296. #define CFG_CS0_START (CFG_FLASH_BASE + CFG_FLASH_SIZE)
  297. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  298. #define CFG_BOOTCS_START CFG_CS0_START
  299. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  300. #define CFG_BOOTCS_CFG 0x00047800
  301. #else /* IceCube aka Lite5200 */
  302. #ifdef CONFIG_MPC5200_DDR
  303. #define CFG_BOOTCS_START (CFG_CS1_START + CFG_CS1_SIZE)
  304. #define CFG_BOOTCS_SIZE 0x00800000
  305. #define CFG_BOOTCS_CFG 0x00047801
  306. #define CFG_CS1_START CFG_FLASH_BASE
  307. #define CFG_CS1_SIZE 0x00800000
  308. #define CFG_CS1_CFG 0x00047800
  309. #else /* !CONFIG_MPC5200_DDR */
  310. #define CFG_BOOTCS_START CFG_FLASH_BASE
  311. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  312. #define CFG_BOOTCS_CFG 0x00047801
  313. #define CFG_CS0_START CFG_FLASH_BASE
  314. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  315. #endif /* CONFIG_MPC5200_DDR */
  316. #endif /*CONFIG_LITE5200B */
  317. #define CFG_CS_BURST 0x00000000
  318. #define CFG_CS_DEADCYCLE 0x33333333
  319. #define CFG_RESET_ADDRESS 0xff000000
  320. /*-----------------------------------------------------------------------
  321. * USB stuff
  322. *-----------------------------------------------------------------------
  323. */
  324. #define CONFIG_USB_CLOCK 0x0001BBBB
  325. #define CONFIG_USB_CONFIG 0x00001000
  326. /*-----------------------------------------------------------------------
  327. * IDE/ATA stuff Supports IDE harddisk
  328. *-----------------------------------------------------------------------
  329. */
  330. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  331. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  332. #undef CONFIG_IDE_LED /* LED for ide not supported */
  333. #define CONFIG_IDE_RESET /* reset for ide supported */
  334. #define CONFIG_IDE_PREINIT
  335. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  336. #define CFG_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
  337. #define CFG_ATA_IDE0_OFFSET 0x0000
  338. #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
  339. /* Offset for data I/O */
  340. #define CFG_ATA_DATA_OFFSET (0x0060)
  341. /* Offset for normal register accesses */
  342. #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
  343. /* Offset for alternate registers */
  344. #define CFG_ATA_ALT_OFFSET (0x005C)
  345. /* Interval between registers */
  346. #define CFG_ATA_STRIDE 4
  347. #define CONFIG_ATAPI 1
  348. #endif /* __CONFIG_H */