IDS8247.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552
  1. /*
  2. * (C) Copyright 2005
  3. * Heiko Schocher, DENX Software Engineering, <hs@denx.de>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC8260 1 /* This is a MPC8260 CPU */
  33. #define CONFIG_MPC8272_FAMILY 1
  34. #define CONFIG_IDS8247 1
  35. #define CPU_ID_STR "MPC8247"
  36. #define CONFIG_CPM2 1 /* Has a CPM2 */
  37. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  38. #define CONFIG_BOOTCOUNT_LIMIT
  39. #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
  40. #undef CONFIG_BOOTARGS
  41. #define CONFIG_EXTRA_ENV_SETTINGS \
  42. "netdev=eth0\0" \
  43. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  44. "nfsroot=${serverip}:${rootpath}\0" \
  45. "ramargs=setenv bootargs root=/dev/ram rw " \
  46. "console=ttyS0,115200\0" \
  47. "addip=setenv bootargs ${bootargs} " \
  48. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  49. ":${hostname}:${netdev}:off panic=1\0" \
  50. "flash_nfs=run nfsargs addip;" \
  51. "bootm ${kernel_addr}\0" \
  52. "flash_self=run ramargs addip;" \
  53. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  54. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  55. "rootpath=/opt/eldk/ppc_82xx\0" \
  56. "bootfile=/tftpboot/IDS8247/uImage\0" \
  57. "kernel_addr=ff800000\0" \
  58. "ramdisk_addr=ffa00000\0" \
  59. ""
  60. #define CONFIG_BOOTCOMMAND "run flash_self"
  61. #define CONFIG_MISC_INIT_R 1
  62. /* enable I2C and select the hardware/software driver */
  63. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  64. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  65. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  66. #define CFG_I2C_SLAVE 0x7F
  67. /*
  68. * Software (bit-bang) I2C driver configuration
  69. */
  70. #define I2C_PORT 0 /* Port A=0, B=1, C=2, D=3 */
  71. #define I2C_ACTIVE (iop->pdir |= 0x00000080)
  72. #define I2C_TRISTATE (iop->pdir &= ~0x00000080)
  73. #define I2C_READ ((iop->pdat & 0x00000080) != 0)
  74. #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00000080; \
  75. else iop->pdat &= ~0x00000080
  76. #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00000100; \
  77. else iop->pdat &= ~0x00000100
  78. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  79. #if 0
  80. #define CFG_I2C_EEPROM_ADDR 0x50
  81. #define CFG_I2C_EEPROM_ADDR_LEN 2
  82. #define CFG_EEPROM_PAGE_WRITE_BITS 4
  83. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  84. #define CONFIG_I2C_X
  85. #endif
  86. /*
  87. * select serial console configuration
  88. * use the extern UART for the console
  89. */
  90. #define CONFIG_CONS_INDEX 1
  91. #define CONFIG_BAUDRATE 115200
  92. /*
  93. * NS16550 Configuration
  94. */
  95. #define CFG_NS16550
  96. #define CFG_NS16550_SERIAL
  97. #define CFG_NS16550_REG_SIZE 1
  98. #define CFG_NS16550_CLK 14745600
  99. #define CFG_UART_BASE 0xE0000000
  100. #define CFG_UART_SIZE 0x10000
  101. #define CFG_NS16550_COM1 (CFG_UART_BASE + 0x8000)
  102. /* pass open firmware flat tree */
  103. #define CONFIG_OF_LIBFDT 1
  104. #define CONFIG_OF_BOARD_SETUP 1
  105. #define OF_CPU "PowerPC,8247@0"
  106. #define OF_SOC "soc@f0000000"
  107. #define OF_TBCLK (bd->bi_busfreq / 4)
  108. #define OF_STDOUT_PATH "/soc@f0000000/serial8250@e0008000"
  109. /*
  110. * select ethernet configuration
  111. *
  112. * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
  113. * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
  114. * for FCC)
  115. *
  116. * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
  117. * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
  118. */
  119. #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
  120. #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  121. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  122. #define CONFIG_ETHER_INDEX 1 /* which SCC/FCC channel for ethernet */
  123. #define CONFIG_ETHER_ON_FCC1
  124. #define FCC_ENET
  125. /*
  126. * - Rx-CLK is CLK10
  127. * - Tx-CLK is CLK9
  128. * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
  129. * - Enable Full Duplex in FSMR
  130. */
  131. # define CFG_CMXFCR_MASK (CMXFCR_FC1|CMXFCR_RF1CS_MSK|CMXFCR_TF1CS_MSK)
  132. # define CFG_CMXFCR_VALUE (CMXFCR_RF1CS_CLK10|CMXFCR_TF1CS_CLK9)
  133. # define CFG_CPMFCR_RAMTYPE 0
  134. # define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
  135. /* system clock rate (CLKIN) - equal to the 60x and local bus speed */
  136. #define CONFIG_8260_CLKIN 66666666 /* in Hz */
  137. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  138. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  139. #undef CONFIG_WATCHDOG /* watchdog disabled */
  140. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  141. /*
  142. * BOOTP options
  143. */
  144. #define CONFIG_BOOTP_SUBNETMASK
  145. #define CONFIG_BOOTP_GATEWAY
  146. #define CONFIG_BOOTP_HOSTNAME
  147. #define CONFIG_BOOTP_BOOTPATH
  148. #define CONFIG_BOOTP_BOOTFILESIZE
  149. #define CONFIG_RTC_PCF8563
  150. #define CFG_I2C_RTC_ADDR 0x51
  151. /*
  152. * Command line configuration.
  153. */
  154. #include <config_cmd_default.h>
  155. #define CONFIG_CMD_DHCP
  156. #define CONFIG_CMD_NFS
  157. #define CONFIG_CMD_NAND
  158. #define CONFIG_CMD_I2C
  159. #define CONFIG_CMD_SNTP
  160. /*
  161. * Miscellaneous configurable options
  162. */
  163. #define CFG_LONGHELP /* undef to save memory */
  164. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  165. #if defined(CONFIG_CMD_KGDB)
  166. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  167. #else
  168. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  169. #endif
  170. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  171. #define CFG_MAXARGS 16 /* max number of command args */
  172. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  173. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  174. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  175. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  176. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  177. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  178. #define CFG_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */
  179. /*
  180. * For booting Linux, the board info and command line data
  181. * have to be in the first 8 MB of memory, since this is
  182. * the maximum mapped by the Linux kernel during initialization.
  183. */
  184. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  185. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  186. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  187. #define CFG_FLASH_BANKS_LIST { 0xFF800000 }
  188. #define CFG_MAX_FLASH_BANKS_DETECT 1
  189. /* What should the base address of the main FLASH be and how big is
  190. * it (in MBytes)? This must contain TEXT_BASE from board/ids8247/config.mk
  191. * The main FLASH is whichever is connected to *CS0.
  192. */
  193. #define CFG_FLASH0_BASE 0xFFF00000
  194. #define CFG_FLASH0_SIZE 8
  195. /* Flash bank size (for preliminary settings)
  196. */
  197. #define CFG_FLASH_SIZE CFG_FLASH0_SIZE
  198. /*-----------------------------------------------------------------------
  199. * FLASH organization
  200. */
  201. #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
  202. #define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  203. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  204. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  205. /* Environment in flash */
  206. #define CFG_ENV_IS_IN_FLASH 1
  207. #define CFG_ENV_ADDR (CFG_FLASH_BASE+0x60000)
  208. #define CFG_ENV_SIZE 0x20000
  209. #define CFG_ENV_SECT_SIZE 0x20000
  210. /*-----------------------------------------------------------------------
  211. * NAND-FLASH stuff
  212. *-----------------------------------------------------------------------
  213. */
  214. #if defined(CONFIG_CMD_NAND)
  215. #define CFG_NAND_LEGACY
  216. #define CFG_NAND0_BASE 0xE1000000
  217. #define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
  218. #define SECTORSIZE 512
  219. #define NAND_NO_RB
  220. #define ADDR_COLUMN 1
  221. #define ADDR_PAGE 2
  222. #define ADDR_COLUMN_PAGE 3
  223. #define NAND_ChipID_UNKNOWN 0x00
  224. #define NAND_MAX_FLOORS 1
  225. #define NAND_MAX_CHIPS 1
  226. #define NAND_DISABLE_CE(nand) do \
  227. { \
  228. *(((volatile __u8 *)(nand->IO_ADDR)) + 0xc) = 0; \
  229. } while(0)
  230. #define NAND_ENABLE_CE(nand) do \
  231. { \
  232. *(((volatile __u8 *)(nand->IO_ADDR)) + 0x8) = 0; \
  233. } while(0)
  234. #define NAND_CTL_CLRALE(nandptr) do \
  235. { \
  236. *(((volatile __u8 *)nandptr) + 0x8) = 0; \
  237. } while(0)
  238. #define NAND_CTL_SETALE(nandptr) do \
  239. { \
  240. *(((volatile __u8 *)nandptr) + 0x9) = 0; \
  241. } while(0)
  242. #define NAND_CTL_CLRCLE(nandptr) do \
  243. { \
  244. *(((volatile __u8 *)nandptr) + 0x8) = 0; \
  245. } while(0)
  246. #define NAND_CTL_SETCLE(nandptr) do \
  247. { \
  248. *(((volatile __u8 *)nandptr) + 0xa) = 0; \
  249. } while(0)
  250. #ifdef NAND_NO_RB
  251. /* constant delay (see also tR in the datasheet) */
  252. #define NAND_WAIT_READY(nand) do { \
  253. udelay(12); \
  254. } while (0)
  255. #else
  256. /* use the R/B pin */
  257. #endif
  258. #define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)(adr + 0x2)) = (__u8)(d); } while(0)
  259. #define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)(adr + 0x1)) = (__u8)(d); } while(0)
  260. #define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)(adr + 0x0)) = (__u8)d; } while(0)
  261. #define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)(adr + 0x0)))
  262. #endif /* CONFIG_CMD_NAND */
  263. /*-----------------------------------------------------------------------
  264. * Hard Reset Configuration Words
  265. *
  266. * if you change bits in the HRCW, you must also change the CFG_*
  267. * defines for the various registers affected by the HRCW e.g. changing
  268. * HRCW_DPPCxx requires you to also change CFG_SIUMCR.
  269. */
  270. #define CFG_HRCW_MASTER (HRCW_BPS01 | HRCW_BMS | HRCW_ISB100 | HRCW_APPC10 | HRCW_MODCK_H1000)
  271. /* no slaves so just fill with zeros */
  272. #define CFG_HRCW_SLAVE1 0
  273. #define CFG_HRCW_SLAVE2 0
  274. #define CFG_HRCW_SLAVE3 0
  275. #define CFG_HRCW_SLAVE4 0
  276. #define CFG_HRCW_SLAVE5 0
  277. #define CFG_HRCW_SLAVE6 0
  278. #define CFG_HRCW_SLAVE7 0
  279. /*-----------------------------------------------------------------------
  280. * Internal Memory Mapped Register
  281. */
  282. #define CFG_IMMR 0xF0000000
  283. /*-----------------------------------------------------------------------
  284. * Definitions for initial stack pointer and data area (in DPRAM)
  285. */
  286. #define CFG_INIT_RAM_ADDR CFG_IMMR
  287. #define CFG_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
  288. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data*/
  289. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  290. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  291. /*-----------------------------------------------------------------------
  292. * Start addresses for the final memory configuration
  293. * (Set up by the startup code)
  294. * Please note that CFG_SDRAM_BASE _must_ start at 0
  295. *
  296. * 60x SDRAM is mapped at CFG_SDRAM_BASE
  297. */
  298. #define CFG_SDRAM_BASE 0x00000000
  299. #define CFG_FLASH_BASE CFG_FLASH0_BASE
  300. #define CFG_MONITOR_BASE TEXT_BASE
  301. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  302. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
  303. /*
  304. * Internal Definitions
  305. *
  306. * Boot Flags
  307. */
  308. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH*/
  309. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  310. /*-----------------------------------------------------------------------
  311. * Cache Configuration
  312. */
  313. #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
  314. #if defined(CONFIG_CMD_KGDB)
  315. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  316. #endif
  317. /*-----------------------------------------------------------------------
  318. * HIDx - Hardware Implementation-dependent Registers 2-11
  319. *-----------------------------------------------------------------------
  320. * HID0 also contains cache control - initially enable both caches and
  321. * invalidate contents, then the final state leaves only the instruction
  322. * cache enabled. Note that Power-On and Hard reset invalidate the caches,
  323. * but Soft reset does not.
  324. *
  325. * HID1 has only read-only information - nothing to set.
  326. */
  327. #define CFG_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI)
  328. #define CFG_HID0_FINAL 0
  329. #define CFG_HID2 0
  330. /*-----------------------------------------------------------------------
  331. * RMR - Reset Mode Register 5-5
  332. *-----------------------------------------------------------------------
  333. * turn on Checkstop Reset Enable
  334. */
  335. #define CFG_RMR 0
  336. /*-----------------------------------------------------------------------
  337. * BCR - Bus Configuration 4-25
  338. *-----------------------------------------------------------------------
  339. */
  340. #define CFG_BCR 0
  341. /*-----------------------------------------------------------------------
  342. * SIUMCR - SIU Module Configuration 4-31
  343. *-----------------------------------------------------------------------
  344. */
  345. #define CFG_SIUMCR (SIUMCR_DPPC00|SIUMCR_APPC10|SIUMCR_BCTLC01)
  346. /*-----------------------------------------------------------------------
  347. * SYPCR - System Protection Control 4-35
  348. * SYPCR can only be written once after reset!
  349. *-----------------------------------------------------------------------
  350. * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
  351. */
  352. #if defined(CONFIG_WATCHDOG)
  353. #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  354. SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
  355. #else
  356. #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  357. SYPCR_SWRI|SYPCR_SWP)
  358. #endif /* CONFIG_WATCHDOG */
  359. /*-----------------------------------------------------------------------
  360. * TMCNTSC - Time Counter Status and Control 4-40
  361. *-----------------------------------------------------------------------
  362. * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
  363. * and enable Time Counter
  364. */
  365. #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  366. /*-----------------------------------------------------------------------
  367. * PISCR - Periodic Interrupt Status and Control 4-42
  368. *-----------------------------------------------------------------------
  369. * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
  370. * Periodic timer
  371. */
  372. #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  373. /*-----------------------------------------------------------------------
  374. * SCCR - System Clock Control 9-8
  375. *-----------------------------------------------------------------------
  376. * Ensure DFBRG is Divide by 16
  377. */
  378. #define CFG_SCCR (0x00000028 | SCCR_DFBRG01)
  379. /*-----------------------------------------------------------------------
  380. * RCCR - RISC Controller Configuration 13-7
  381. *-----------------------------------------------------------------------
  382. */
  383. #define CFG_RCCR 0
  384. /*
  385. * Init Memory Controller:
  386. *
  387. * Bank Bus Machine PortSz Device
  388. * ---- --- ------- ------ ------
  389. * 0 60x GPCM 16 bit FLASH
  390. * 1 60x GPCM 8 bit NAND
  391. * 2 60x SDRAM 32 bit SDRAM
  392. * 3 60x GPCM 8 bit UART
  393. *
  394. */
  395. #define SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
  396. /* Minimum mask to separate preliminary
  397. * address ranges for CS[0:2]
  398. */
  399. #define CFG_GLOBAL_SDRAM_LIMIT (32<<20) /* less than 32 MB */
  400. #define CFG_MPTPR 0x6600
  401. /*-----------------------------------------------------------------------------
  402. * Address for Mode Register Set (MRS) command
  403. *-----------------------------------------------------------------------------
  404. */
  405. #define CFG_MRS_OFFS 0x00000110
  406. /* Bank 0 - FLASH
  407. */
  408. #define CFG_BR0_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
  409. BRx_PS_8 |\
  410. BRx_MS_GPCM_P |\
  411. BRx_V)
  412. #define CFG_OR0_PRELIM (MEG_TO_AM(CFG_FLASH_SIZE) |\
  413. ORxG_SCY_6_CLK )
  414. #if defined(CONFIG_CMD_NAND)
  415. /* Bank 1 - NAND Flash
  416. */
  417. #define CFG_NAND_BASE CFG_NAND0_BASE
  418. #define CFG_NAND_SIZE 0x8000
  419. #define CFG_OR_TIMING_NAND 0x000036
  420. #define CFG_BR1_PRELIM ((CFG_NAND_BASE & BRx_BA_MSK) | BRx_PS_8 | BRx_MS_GPCM_P | BRx_V )
  421. #define CFG_OR1_PRELIM (P2SZ_TO_AM(CFG_NAND_SIZE) | CFG_OR_TIMING_NAND )
  422. #endif
  423. /* Bank 2 - 60x bus SDRAM
  424. */
  425. #define CFG_PSRT 0x20
  426. #define CFG_LSRT 0x20
  427. #define CFG_BR2_PRELIM ((CFG_SDRAM_BASE & BRx_BA_MSK) |\
  428. BRx_PS_32 |\
  429. BRx_MS_SDRAM_P |\
  430. BRx_V)
  431. #define CFG_OR2_PRELIM CFG_OR2
  432. /* SDRAM initialization values
  433. */
  434. #define CFG_OR2 ((~(CFG_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
  435. ORxS_BPD_4 |\
  436. ORxS_ROWST_PBI0_A9 |\
  437. ORxS_NUMR_12)
  438. #define CFG_PSDMR (PSDMR_SDAM_A14_IS_A5 |\
  439. PSDMR_BSMA_A15_A17 |\
  440. PSDMR_SDA10_PBI0_A10 |\
  441. PSDMR_RFRC_5_CLK |\
  442. PSDMR_PRETOACT_2W |\
  443. PSDMR_ACTTORW_2W |\
  444. PSDMR_BL |\
  445. PSDMR_LDOTOPRE_2C |\
  446. PSDMR_WRC_3C |\
  447. PSDMR_CL_3)
  448. /* Bank 3 - UART
  449. */
  450. #define CFG_BR3_PRELIM ((CFG_UART_BASE & BRx_BA_MSK) | BRx_PS_8 | BRx_MS_GPCM_P | BRx_V )
  451. #define CFG_OR3_PRELIM (((-CFG_UART_SIZE) & ORxG_AM_MSK) | ORxG_CSNT | ORxG_SCY_1_CLK | ORxG_TRLX )
  452. #endif /* __CONFIG_H */