ATUM8548.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461
  1. /*
  2. * Copyright 2007
  3. * Robert Lazarski, Instituto Atlantico, robertlazarski@gmail.com
  4. *
  5. * Copyright 2004, 2007 Freescale Semiconductor.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /*
  26. * atum8548 board configuration file
  27. *
  28. * Please refer to doc/README.atum8548 for more info.
  29. *
  30. */
  31. #ifndef __CONFIG_H
  32. #define __CONFIG_H
  33. /* Debug Options, Disable in production
  34. #define ET_DEBUG 1
  35. #define CONFIG_PANIC_HANG 1
  36. #define DEBUG 1
  37. */
  38. /* CPLD Configuration Options */
  39. #define MPC85xx_ATUM_CLKOCR 0x80000002
  40. /* High Level Configuration Options */
  41. #define CONFIG_BOOKE 1 /* BOOKE */
  42. #define CONFIG_E500 1 /* BOOKE e500 family */
  43. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
  44. #define CONFIG_MPC8548 1 /* MPC8548 specific */
  45. #define CONFIG_PCI 1 /* enable any pci type devices */
  46. #define CONFIG_PCI1 1 /* PCI controller 1 */
  47. #define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
  48. #define CONFIG_PCI2 1 /* PCI controller 2 */
  49. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  50. #define CONFIG_TSEC_ENET 1 /* tsec ethernet support */
  51. #define CONFIG_ENV_OVERWRITE
  52. #define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for DDR setup*/
  53. #undef CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
  54. #define CONFIG_DDR_ECC /* only for ECC DDR module */
  55. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  56. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  57. #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
  58. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  59. #define MPC85xx_DDR_SDRAM_CLK_CNTL /* 85xx has clock control reg */
  60. #define CONFIG_SYS_CLK_FREQ 33000000
  61. /*
  62. * These can be toggled for performance analysis, otherwise use default.
  63. */
  64. #define CONFIG_L2_CACHE /* toggle L2 cache */
  65. #define CONFIG_BTB /* toggle branch predition */
  66. #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
  67. #define CONFIG_CLEAR_LAW0 /* Clear LAW0 in cpu_init_r */
  68. /*
  69. * Only possible on E500 Version 2 or newer cores.
  70. */
  71. #define CONFIG_ENABLE_36BIT_PHYS 1
  72. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  73. #define CONFIG_CMD_SDRAM 1 /* SDRAM DIMM SPD info printout */
  74. #define CONFIG_ENABLE_36BIT_PHYS 1
  75. #undef CFG_DRAM_TEST
  76. #define CFG_MEMTEST_START 0x00200000 /* memtest works on */
  77. #define CFG_MEMTEST_END 0x00400000
  78. /*
  79. * Base addresses -- Note these are effective addresses where the
  80. * actual resources get mapped (not physical addresses)
  81. */
  82. #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  83. #define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
  84. #define CFG_CCSRBAR_PHYS CFG_CCSRBAR /* physical addr of CCSRBAR */
  85. #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
  86. #define PCI_SPEED 33333000 /* CPLD currenlty does not have PCI setup info */
  87. #define CFG_PCI1_ADDR (CFG_CCSRBAR+0x8000)
  88. #define CFG_PCI2_ADDR (CFG_CCSRBAR+0x9000)
  89. #define CFG_PCIE1_ADDR (CFG_CCSRBAR+0xa000)
  90. /*
  91. * DDR Setup
  92. */
  93. #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  94. #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
  95. #if defined(CONFIG_SPD_EEPROM)
  96. /*
  97. * Determine DDR configuration from I2C interface.
  98. */
  99. #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
  100. #else
  101. /*
  102. * Manually set up DDR parameters
  103. */
  104. #define CFG_SDRAM_SIZE 1024 /* DDR is 1024MB */
  105. #define CFG_DDR_CS0_BNDS 0x0000000f /* 0-1024 */
  106. #define CFG_DDR_CS0_CONFIG 0x80000102
  107. #define CFG_DDR_TIMING_0 0x00260802
  108. #define CFG_DDR_TIMING_1 0x38355322
  109. #define CFG_DDR_TIMING_2 0x039048c7
  110. #define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
  111. #define CFG_DDR_MODE 0x00000432
  112. #define CFG_DDR_INTERVAL 0x05150100
  113. #define DDR_SDRAM_CFG 0x43000000
  114. #endif
  115. #undef CONFIG_CLOCKS_IN_MHZ
  116. /*
  117. * Local Bus Definitions
  118. */
  119. /*
  120. * FLASH on the Local Bus
  121. * based on flash chip S29GL01GP
  122. * One bank, 128M, using the CFI driver.
  123. * Boot from BR0 bank at 0xf800_0000
  124. *
  125. * BR0:
  126. * Base address 0 = 0xF8000000 = BR0[0:16] = 1111 1000 0000 0000 0
  127. * Port Size = 16 bits = BRx[19:20] = 10
  128. * Use GPCM = BRx[24:26] = 000
  129. * Valid = BRx[31] = 1
  130. *
  131. * 0 4 8 12 16 20 24 28
  132. * 1111 1000 0000 0000 0001 0000 0000 0001 = f8001001 BR0
  133. *
  134. * OR0:
  135. * Addr Mask = 128M = ORx[0:16] = 1111 1000 0000 0000 0
  136. * Reserved ORx[17:18] = 00
  137. * CSNT = ORx[20] = 1
  138. * ACS = half cycle delay = ORx[21:22] = 11
  139. * SCY = 6 = ORx[24:27] = 0110
  140. * TRLX = use relaxed timing = ORx[29] = 1
  141. * EAD = use external address latch delay = OR[31] = 1
  142. *
  143. * 0 4 8 12 16 20 24 28
  144. * 1111 1000 0000 0000 0000 1110 0110 0101 = f8000E65 ORx
  145. */
  146. #define CFG_BOOT_BLOCK 0xf8000000 /* boot TLB block */
  147. #define CFG_FLASH_BASE CFG_BOOT_BLOCK /* start of FLASH 128M */
  148. #define CFG_BR0_PRELIM 0xf8001001
  149. #define CFG_OR0_PRELIM 0xf8000E65
  150. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  151. #define CFG_MAX_FLASH_SECT 1024 /* sectors per device */
  152. #undef CFG_FLASH_CHECKSUM
  153. #define CFG_FLASH_ERASE_TOUT 512000 /* Flash Erase Timeout (ms) */
  154. #define CFG_FLASH_WRITE_TOUT 8000 /* Flash Write Timeout (ms) */
  155. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  156. #define CONFIG_FLASH_CFI_DRIVER 1
  157. #define CFG_FLASH_CFI 1
  158. #define CFG_FLASH_EMPTY_INFO
  159. /*
  160. * Flash on the LocalBus
  161. */
  162. #define CFG_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */
  163. /* Memory */
  164. #define CFG_INIT_RAM_LOCK 1
  165. #define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  166. #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
  167. #define CFG_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */
  168. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  169. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  170. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  171. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  172. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  173. /* Serial Port */
  174. #define CONFIG_CONS_INDEX 1
  175. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  176. #define CFG_NS16550
  177. #define CFG_NS16550_SERIAL
  178. #define CFG_NS16550_REG_SIZE 1
  179. #define CFG_NS16550_CLK get_bus_freq(0)
  180. #define CFG_BAUDRATE_TABLE \
  181. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  182. #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
  183. #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
  184. /* Use the HUSH parser */
  185. #define CFG_HUSH_PARSER
  186. #ifdef CFG_HUSH_PARSER
  187. #define CFG_PROMPT_HUSH_PS2 "> "
  188. #endif
  189. /* pass open firmware flat tree */
  190. #define CONFIG_OF_LIBFDT 1
  191. #define CONFIG_OF_BOARD_SETUP 1
  192. /*
  193. * I2C
  194. */
  195. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  196. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  197. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  198. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  199. #define CFG_I2C_EEPROM_ADDR 0x57
  200. #define CFG_I2C_SLAVE 0x7F
  201. #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  202. #define CFG_I2C_OFFSET 0x3000
  203. /*
  204. * General PCI
  205. * Memory space is mapped 1-1, but I/O space must start from 0.
  206. */
  207. #define CFG_PCI_PHYS 0x80000000 /* 1G PCI TLB */
  208. #define CFG_PCI1_MEM_BASE 0x80000000
  209. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  210. #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
  211. #define CFG_PCI1_IO_BASE 0x00000000
  212. #define CFG_PCI1_IO_PHYS 0xe2000000
  213. #define CFG_PCI1_IO_SIZE 0x00100000 /* 1M */
  214. #ifdef CONFIG_PCI2
  215. #define CFG_PCI2_MEM_BASE 0xC0000000
  216. #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
  217. #define CFG_PCI2_MEM_SIZE 0x20000000 /* 512M */
  218. #define CFG_PCI2_IO_BASE 0x00000000
  219. #define CFG_PCI2_IO_PHYS 0xe2800000
  220. #define CFG_PCI2_IO_SIZE 0x00100000 /* 1M */
  221. #endif
  222. #ifdef CONFIG_PCIE1
  223. #define CFG_PCIE1_MEM_BASE 0xa0000000
  224. #define CFG_PCIE1_MEM_PHYS CFG_PCIE1_MEM_BASE
  225. #define CFG_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  226. #define CFG_PCIE1_IO_BASE 0x00000000
  227. #define CFG_PCIE1_IO_PHYS 0xe3000000
  228. #define CFG_PCIE1_IO_SIZE 0x00100000 /* 1M */
  229. #endif
  230. #if !defined(CONFIG_PCI_PNP)
  231. #define PCI_ENET0_IOADDR 0xe0000000
  232. #define PCI_ENET0_MEMADDR 0xe0000000
  233. #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
  234. #endif
  235. #if defined(CONFIG_PCI)
  236. #define CONFIG_NET_MULTI
  237. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  238. #undef CONFIG_EEPRO100
  239. #undef CONFIG_TULIP
  240. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  241. /* PCI view of System Memory */
  242. #define CFG_PCI_MEMORY_BUS 0x00000000
  243. #define CFG_PCI_MEMORY_PHYS 0x00000000
  244. #define CFG_PCI_MEMORY_SIZE 0x80000000
  245. #endif /* CONFIG_PCI */
  246. #if defined(CONFIG_TSEC_ENET)
  247. #ifndef CONFIG_NET_MULTI
  248. #define CONFIG_NET_MULTI 1
  249. #endif
  250. #define CONFIG_MII 1 /* MII PHY management */
  251. #define CONFIG_TSEC1 1
  252. #define CONFIG_TSEC1_NAME "eTSEC0"
  253. #define CONFIG_TSEC2 1
  254. #define CONFIG_TSEC2_NAME "eTSEC1"
  255. #define CONFIG_TSEC3 1
  256. #define CONFIG_TSEC3_NAME "eTSEC2"
  257. #define CONFIG_TSEC4 1
  258. #define CONFIG_TSEC4_NAME "eTSEC3"
  259. #undef CONFIG_MPC85XX_FEC
  260. #define TSEC1_PHY_ADDR 0
  261. #define TSEC2_PHY_ADDR 1
  262. #define TSEC3_PHY_ADDR 2
  263. #define TSEC4_PHY_ADDR 3
  264. #define TSEC1_PHYIDX 0
  265. #define TSEC2_PHYIDX 0
  266. #define TSEC3_PHYIDX 0
  267. #define TSEC4_PHYIDX 0
  268. #define TSEC1_FLAGS TSEC_GIGABIT
  269. #define TSEC2_FLAGS TSEC_GIGABIT
  270. #define TSEC3_FLAGS TSEC_GIGABIT
  271. #define TSEC4_FLAGS TSEC_GIGABIT
  272. /* Options are: eTSEC[0-3] */
  273. #define CONFIG_ETHPRIME "eTSEC2"
  274. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  275. #endif /* CONFIG_TSEC_ENET */
  276. /*
  277. * Environment
  278. */
  279. #define CFG_ENV_IS_IN_FLASH 1
  280. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
  281. #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  282. #define CFG_ENV_SIZE 0x2000
  283. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  284. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  285. /*
  286. * BOOTP options
  287. */
  288. #define CONFIG_BOOTP_BOOTFILESIZE
  289. #define CONFIG_BOOTP_BOOTPATH
  290. #define CONFIG_BOOTP_GATEWAY
  291. #define CONFIG_BOOTP_HOSTNAME
  292. /*
  293. * Command line configuration.
  294. */
  295. #include <config_cmd_default.h>
  296. #define CONFIG_CMD_PING
  297. #define CONFIG_CMD_I2C
  298. #define CONFIG_CMD_MII
  299. #if defined(CONFIG_PCI)
  300. #define CONFIG_CMD_PCI
  301. #endif
  302. #undef CONFIG_WATCHDOG /* watchdog disabled */
  303. /*
  304. * Miscellaneous configurable options
  305. */
  306. #define CFG_LONGHELP /* undef to save memory */
  307. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  308. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  309. #if defined(CONFIG_CMD_KGDB)
  310. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  311. #else
  312. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  313. #endif
  314. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  315. #define CFG_MAXARGS 16 /* max number of command args */
  316. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  317. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  318. /*
  319. * For booting Linux, the board info and command line data
  320. * have to be in the first 8 MB of memory, since this is
  321. * the maximum mapped by the Linux kernel during initialization.
  322. */
  323. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  324. /*
  325. * Internal Definitions
  326. *
  327. * Boot Flags
  328. */
  329. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  330. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  331. #if defined(CONFIG_CMD_KGDB)
  332. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  333. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  334. #endif
  335. /*
  336. * Environment Configuration
  337. */
  338. /* The mac addresses for all ethernet interface */
  339. #if defined(CONFIG_TSEC_ENET)
  340. #define CONFIG_HAS_ETH0
  341. #define CONFIG_ETHADDR 00:E0:0C:00:00:FD
  342. #define CONFIG_HAS_ETH1
  343. #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
  344. #define CONFIG_HAS_ETH2
  345. #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
  346. #define CONFIG_HAS_ETH3
  347. #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
  348. #endif
  349. #define CONFIG_IPADDR 10.101.43.142
  350. #define CONFIG_HOSTNAME atum
  351. #define CONFIG_ROOTPATH /nfsroot
  352. #define CONFIG_BOOTFILE /tftpboot/uImage.atum
  353. #define CONFIG_UBOOTPATH /tftpboot/uboot.bin /* TFTP server */
  354. #define CONFIG_SERVERIP 10.101.43.10
  355. #define CONFIG_GATEWAYIP 10.101.45.1
  356. #define CONFIG_NETMASK 255.255.248.0
  357. #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
  358. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  359. #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
  360. #define CONFIG_BAUDRATE 115200
  361. #define CONFIG_NFSBOOTCOMMAND \
  362. "setenv bootargs root=/dev/nfs rw " \
  363. "nfsroot=$serverip:$rootpath " \
  364. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  365. "console=$consoledev,$baudrate $othbootargs;" \
  366. "tftp $loadaddr $bootfile;" \
  367. "tftp $dtbaddr $dtbfile;" \
  368. "bootm $loadaddr - $dtbaddr"
  369. #define CONFIG_RAMBOOTCOMMAND \
  370. "setenv bootargs root=/dev/ram rw " \
  371. "console=$consoledev,$baudrate $othbootargs;" \
  372. "tftp $ramdiskaddr $ramdiskfile;" \
  373. "tftp $loadaddr $bootfile;" \
  374. "tftp $dtbaddr $dtbfile;" \
  375. "bootm $loadaddr $ramdiskaddr $dtbaddr"
  376. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  377. #endif /* __CONFIG_H */