ddr.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147
  1. /*
  2. * DDR Configuration for AM33xx devices.
  3. *
  4. * Copyright (C) 2011 Texas Instruments Incorporated -
  5. http://www.ti.com/
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed .as is. WITHOUT ANY WARRANTY of any
  13. * kind, whether express or implied; without even the implied warranty
  14. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #include <asm/arch/cpu.h>
  18. #include <asm/arch/ddr_defs.h>
  19. #include <asm/arch/sys_proto.h>
  20. #include <asm/io.h>
  21. #include <asm/emif.h>
  22. /**
  23. * Base address for EMIF instances
  24. */
  25. static struct emif_reg_struct *emif_reg[2] = {
  26. (struct emif_reg_struct *)EMIF4_0_CFG_BASE,
  27. (struct emif_reg_struct *)EMIF4_1_CFG_BASE};
  28. /**
  29. * Base addresses for DDR PHY cmd/data regs
  30. */
  31. static struct ddr_cmd_regs *ddr_cmd_reg[2] = {
  32. (struct ddr_cmd_regs *)DDR_PHY_CMD_ADDR,
  33. (struct ddr_cmd_regs *)DDR_PHY_CMD_ADDR2};
  34. static struct ddr_data_regs *ddr_data_reg[2] = {
  35. (struct ddr_data_regs *)DDR_PHY_DATA_ADDR,
  36. (struct ddr_data_regs *)DDR_PHY_DATA_ADDR2};
  37. /**
  38. * Base address for ddr io control instances
  39. */
  40. static struct ddr_cmdtctrl *ioctrl_reg = {
  41. (struct ddr_cmdtctrl *)DDR_CONTROL_BASE_ADDR};
  42. /**
  43. * Configure SDRAM
  44. */
  45. void config_sdram(const struct emif_regs *regs, int nr)
  46. {
  47. if (regs->zq_config) {
  48. /*
  49. * A value of 0x2800 for the REF CTRL will give us
  50. * about 570us for a delay, which will be long enough
  51. * to configure things.
  52. */
  53. writel(0x2800, &emif_reg[nr]->emif_sdram_ref_ctrl);
  54. writel(regs->zq_config, &emif_reg[nr]->emif_zq_config);
  55. writel(regs->sdram_config, &cstat->secure_emif_sdram_config);
  56. writel(regs->sdram_config, &emif_reg[nr]->emif_sdram_config);
  57. writel(regs->ref_ctrl, &emif_reg[nr]->emif_sdram_ref_ctrl);
  58. writel(regs->ref_ctrl, &emif_reg[nr]->emif_sdram_ref_ctrl_shdw);
  59. }
  60. writel(regs->ref_ctrl, &emif_reg[nr]->emif_sdram_ref_ctrl);
  61. writel(regs->ref_ctrl, &emif_reg[nr]->emif_sdram_ref_ctrl_shdw);
  62. writel(regs->sdram_config, &emif_reg[nr]->emif_sdram_config);
  63. }
  64. /**
  65. * Set SDRAM timings
  66. */
  67. void set_sdram_timings(const struct emif_regs *regs, int nr)
  68. {
  69. writel(regs->sdram_tim1, &emif_reg[nr]->emif_sdram_tim_1);
  70. writel(regs->sdram_tim1, &emif_reg[nr]->emif_sdram_tim_1_shdw);
  71. writel(regs->sdram_tim2, &emif_reg[nr]->emif_sdram_tim_2);
  72. writel(regs->sdram_tim2, &emif_reg[nr]->emif_sdram_tim_2_shdw);
  73. writel(regs->sdram_tim3, &emif_reg[nr]->emif_sdram_tim_3);
  74. writel(regs->sdram_tim3, &emif_reg[nr]->emif_sdram_tim_3_shdw);
  75. }
  76. /**
  77. * Configure DDR PHY
  78. */
  79. void config_ddr_phy(const struct emif_regs *regs, int nr)
  80. {
  81. writel(regs->emif_ddr_phy_ctlr_1,
  82. &emif_reg[nr]->emif_ddr_phy_ctrl_1);
  83. writel(regs->emif_ddr_phy_ctlr_1,
  84. &emif_reg[nr]->emif_ddr_phy_ctrl_1_shdw);
  85. }
  86. /**
  87. * Configure DDR CMD control registers
  88. */
  89. void config_cmd_ctrl(const struct cmd_control *cmd, int nr)
  90. {
  91. writel(cmd->cmd0csratio, &ddr_cmd_reg[nr]->cm0csratio);
  92. writel(cmd->cmd0dldiff, &ddr_cmd_reg[nr]->cm0dldiff);
  93. writel(cmd->cmd0iclkout, &ddr_cmd_reg[nr]->cm0iclkout);
  94. writel(cmd->cmd1csratio, &ddr_cmd_reg[nr]->cm1csratio);
  95. writel(cmd->cmd1dldiff, &ddr_cmd_reg[nr]->cm1dldiff);
  96. writel(cmd->cmd1iclkout, &ddr_cmd_reg[nr]->cm1iclkout);
  97. writel(cmd->cmd2csratio, &ddr_cmd_reg[nr]->cm2csratio);
  98. writel(cmd->cmd2dldiff, &ddr_cmd_reg[nr]->cm2dldiff);
  99. writel(cmd->cmd2iclkout, &ddr_cmd_reg[nr]->cm2iclkout);
  100. }
  101. /**
  102. * Configure DDR DATA registers
  103. */
  104. void config_ddr_data(const struct ddr_data *data, int nr)
  105. {
  106. int i;
  107. for (i = 0; i < DDR_DATA_REGS_NR; i++) {
  108. writel(data->datardsratio0,
  109. &(ddr_data_reg[nr]+i)->dt0rdsratio0);
  110. writel(data->datawdsratio0,
  111. &(ddr_data_reg[nr]+i)->dt0wdsratio0);
  112. writel(data->datawiratio0,
  113. &(ddr_data_reg[nr]+i)->dt0wiratio0);
  114. writel(data->datagiratio0,
  115. &(ddr_data_reg[nr]+i)->dt0giratio0);
  116. writel(data->datafwsratio0,
  117. &(ddr_data_reg[nr]+i)->dt0fwsratio0);
  118. writel(data->datawrsratio0,
  119. &(ddr_data_reg[nr]+i)->dt0wrsratio0);
  120. writel(data->datauserank0delay,
  121. &(ddr_data_reg[nr]+i)->dt0rdelays0);
  122. writel(data->datadldiff0,
  123. &(ddr_data_reg[nr]+i)->dt0dldiff0);
  124. }
  125. }
  126. void config_io_ctrl(unsigned long val)
  127. {
  128. writel(val, &ioctrl_reg->cm0ioctl);
  129. writel(val, &ioctrl_reg->cm1ioctl);
  130. writel(val, &ioctrl_reg->cm2ioctl);
  131. writel(val, &ioctrl_reg->dt0ioctl);
  132. writel(val, &ioctrl_reg->dt1ioctl);
  133. }