MPC8569MDS.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651
  1. /*
  2. * Copyright (C) 2009-2010 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * mpc8569mds board configuration file
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. /* High Level Configuration Options */
  28. #define CONFIG_BOOKE 1 /* BOOKE */
  29. #define CONFIG_E500 1 /* BOOKE e500 family */
  30. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48/68 */
  31. #define CONFIG_MPC8569 1 /* MPC8569 specific */
  32. #define CONFIG_MPC8569MDS 1 /* MPC8569MDS board specific */
  33. #define CONFIG_FSL_ELBC 1 /* Has Enhance localbus controller */
  34. #define CONFIG_PCI 1 /* Disable PCI/PCIE */
  35. #define CONFIG_PCIE1 1 /* PCIE controller */
  36. #define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */
  37. #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
  38. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  39. #define CONFIG_QE /* Enable QE */
  40. #define CONFIG_ENV_OVERWRITE
  41. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  42. #ifndef __ASSEMBLY__
  43. extern unsigned long get_clock_freq(void);
  44. #endif
  45. /* Replace a call to get_clock_freq (after it is implemented)*/
  46. #define CONFIG_SYS_CLK_FREQ 66666666
  47. #define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ
  48. #ifdef CONFIG_ATM
  49. #define CONFIG_PQ_MDS_PIB
  50. #define CONFIG_PQ_MDS_PIB_ATM
  51. #endif
  52. /*
  53. * These can be toggled for performance analysis, otherwise use default.
  54. */
  55. #define CONFIG_L2_CACHE /* toggle L2 cache */
  56. #define CONFIG_BTB /* toggle branch predition */
  57. #ifdef CONFIG_NAND
  58. #define CONFIG_NAND_U_BOOT 1
  59. #define CONFIG_RAMBOOT_NAND 1
  60. #ifdef CONFIG_NAND_SPL
  61. #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
  62. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
  63. #else
  64. #define CONFIG_SYS_TEXT_BASE 0xf8f82000
  65. #endif
  66. #endif
  67. #ifndef CONFIG_SYS_TEXT_BASE
  68. #define CONFIG_SYS_TEXT_BASE 0xfff80000
  69. #endif
  70. #ifndef CONFIG_SYS_MONITOR_BASE
  71. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  72. #endif
  73. /*
  74. * Only possible on E500 Version 2 or newer cores.
  75. */
  76. #define CONFIG_ENABLE_36BIT_PHYS 1
  77. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  78. #define CONFIG_BOARD_EARLY_INIT_R 1
  79. #define CONFIG_HWCONFIG
  80. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  81. #define CONFIG_SYS_MEMTEST_END 0x00400000
  82. /*
  83. * Config the L2 Cache as L2 SRAM
  84. */
  85. #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
  86. #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
  87. #define CONFIG_SYS_L2_SIZE (512 << 10)
  88. #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
  89. /*
  90. * Base addresses -- Note these are effective addresses where the
  91. * actual resources get mapped (not physical addresses)
  92. */
  93. #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
  94. #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR
  95. /* physical addr of CCSRBAR */
  96. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR
  97. /* PQII uses CONFIG_SYS_IMMR */
  98. #if defined(CONFIG_RAMBOOT_NAND) && !defined(CONFIG_NAND_SPL)
  99. #define CONFIG_SYS_CCSRBAR_DEFAULT CONFIG_SYS_CCSRBAR
  100. #else
  101. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  102. #endif
  103. /* DDR Setup */
  104. #define CONFIG_FSL_DDR3
  105. #undef CONFIG_FSL_DDR_INTERACTIVE
  106. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
  107. #define CONFIG_DDR_SPD
  108. #define CONFIG_DDR_DLL /* possible DLL fix needed */
  109. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  110. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  111. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  112. /* DDR is system memory*/
  113. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  114. #define CONFIG_NUM_DDR_CONTROLLERS 1
  115. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  116. #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
  117. /* I2C addresses of SPD EEPROMs */
  118. #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
  119. #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */
  120. /* These are used when DDR doesn't use SPD. */
  121. #define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1024MB */
  122. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
  123. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
  124. #define CONFIG_SYS_DDR_TIMING_3 0x00020000
  125. #define CONFIG_SYS_DDR_TIMING_0 0x00330004
  126. #define CONFIG_SYS_DDR_TIMING_1 0x6F6B4644
  127. #define CONFIG_SYS_DDR_TIMING_2 0x002888D0
  128. #define CONFIG_SYS_DDR_SDRAM_CFG 0x47000000
  129. #define CONFIG_SYS_DDR_SDRAM_CFG_2 0x04401040
  130. #define CONFIG_SYS_DDR_SDRAM_MODE 0x40401521
  131. #define CONFIG_SYS_DDR_SDRAM_MODE_2 0x8000C000
  132. #define CONFIG_SYS_DDR_SDRAM_INTERVAL 0x03E00000
  133. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  134. #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x01000000
  135. #define CONFIG_SYS_DDR_TIMING_4 0x00220001
  136. #define CONFIG_SYS_DDR_TIMING_5 0x03402400
  137. #define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600
  138. #define CONFIG_SYS_DDR_WRLVL_CNTL 0x0655A604
  139. #define CONFIG_SYS_DDR_CDR_1 0x80040000
  140. #define CONFIG_SYS_DDR_CDR_2 0x00000000
  141. #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
  142. #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
  143. #define CONFIG_SYS_DDR_CONTROL 0xc7000000 /* Type = DDR3 */
  144. #define CONFIG_SYS_DDR_CONTROL2 0x24400000
  145. #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
  146. #define CONFIG_SYS_DDR_ERR_DIS 0x00000000
  147. #define CONFIG_SYS_DDR_SBE 0x00010000
  148. #undef CONFIG_CLOCKS_IN_MHZ
  149. /*
  150. * Local Bus Definitions
  151. */
  152. #define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
  153. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  154. #define CONFIG_SYS_BCSR_BASE 0xf8000000
  155. #define CONFIG_SYS_BCSR_BASE_PHYS CONFIG_SYS_BCSR_BASE
  156. /*Chip select 0 - Flash*/
  157. #define CONFIG_FLASH_BR_PRELIM 0xfe000801
  158. #define CONFIG_FLASH_OR_PRELIM 0xfe000ff7
  159. /*Chip select 1 - BCSR*/
  160. #define CONFIG_SYS_BR1_PRELIM 0xf8000801
  161. #define CONFIG_SYS_OR1_PRELIM 0xffffe9f7
  162. /*Chip select 4 - PIB*/
  163. #define CONFIG_SYS_BR4_PRELIM 0xf8008801
  164. #define CONFIG_SYS_OR4_PRELIM 0xffffe9f7
  165. /*Chip select 5 - PIB*/
  166. #define CONFIG_SYS_BR5_PRELIM 0xf8010801
  167. #define CONFIG_SYS_OR5_PRELIM 0xffffe9f7
  168. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  169. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
  170. #undef CONFIG_SYS_FLASH_CHECKSUM
  171. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  172. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  173. #if defined(CONFIG_RAMBOOT_NAND)
  174. #define CONFIG_SYS_RAMBOOT
  175. #define CONFIG_SYS_EXTRA_ENV_RELOC
  176. #else
  177. #undef CONFIG_SYS_RAMBOOT
  178. #endif
  179. #define CONFIG_FLASH_CFI_DRIVER
  180. #define CONFIG_SYS_FLASH_CFI
  181. #define CONFIG_SYS_FLASH_EMPTY_INFO
  182. /* Chip select 3 - NAND */
  183. #ifndef CONFIG_NAND_SPL
  184. #define CONFIG_SYS_NAND_BASE 0xFC000000
  185. #else
  186. #define CONFIG_SYS_NAND_BASE 0xFFF00000
  187. #endif
  188. /* NAND boot: 4K NAND loader config */
  189. #define CONFIG_SYS_NAND_SPL_SIZE 0x1000
  190. #define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
  191. #define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
  192. #define CONFIG_SYS_NAND_U_BOOT_START \
  193. (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
  194. #define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
  195. #define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
  196. #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
  197. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  198. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, }
  199. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  200. #define CONFIG_MTD_NAND_VERIFY_WRITE 1
  201. #define CONFIG_CMD_NAND 1
  202. #define CONFIG_NAND_FSL_ELBC 1
  203. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  204. #define CONFIG_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE_PHYS \
  205. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  206. | BR_PS_8 /* Port Size = 8 bit */ \
  207. | BR_MS_FCM /* MSEL = FCM */ \
  208. | BR_V) /* valid */
  209. #define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
  210. | OR_FCM_CSCT \
  211. | OR_FCM_CST \
  212. | OR_FCM_CHT \
  213. | OR_FCM_SCY_1 \
  214. | OR_FCM_TRLX \
  215. | OR_FCM_EHTR)
  216. #ifdef CONFIG_RAMBOOT_NAND
  217. #define CONFIG_SYS_BR0_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
  218. #define CONFIG_SYS_OR0_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
  219. #define CONFIG_SYS_BR3_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
  220. #define CONFIG_SYS_OR3_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
  221. #else
  222. #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
  223. #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
  224. #define CONFIG_SYS_BR3_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
  225. #define CONFIG_SYS_OR3_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
  226. #endif
  227. /*
  228. * SDRAM on the LocalBus
  229. */
  230. #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  231. #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  232. #define CONFIG_SYS_LBC_LCRR 0x00000004 /* LB clock ratio reg */
  233. #define CONFIG_SYS_LBC_LBCR 0x00040000 /* LB config reg */
  234. #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  235. #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
  236. #define CONFIG_SYS_INIT_RAM_LOCK 1
  237. #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  238. #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
  239. #define CONFIG_SYS_GBL_DATA_OFFSET \
  240. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  241. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  242. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  243. #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
  244. /* Serial Port */
  245. #define CONFIG_CONS_INDEX 1
  246. #define CONFIG_SERIAL_MULTI 1
  247. #define CONFIG_SYS_NS16550
  248. #define CONFIG_SYS_NS16550_SERIAL
  249. #define CONFIG_SYS_NS16550_REG_SIZE 1
  250. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  251. #ifdef CONFIG_NAND_SPL
  252. #define CONFIG_NS16550_MIN_FUNCTIONS
  253. #endif
  254. #define CONFIG_SYS_BAUDRATE_TABLE \
  255. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  256. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  257. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  258. /* Use the HUSH parser*/
  259. #define CONFIG_SYS_HUSH_PARSER
  260. #ifdef CONFIG_SYS_HUSH_PARSER
  261. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  262. #endif
  263. /* pass open firmware flat tree */
  264. #define CONFIG_OF_LIBFDT 1
  265. #define CONFIG_OF_BOARD_SETUP 1
  266. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  267. /*
  268. * I2C
  269. */
  270. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  271. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  272. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  273. #define CONFIG_I2C_MULTI_BUS
  274. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  275. #define CONFIG_SYS_I2C_SLAVE 0x7F
  276. #define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
  277. #define CONFIG_SYS_I2C_OFFSET 0x3000
  278. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  279. /*
  280. * I2C2 EEPROM
  281. */
  282. #define CONFIG_ID_EEPROM
  283. #ifdef CONFIG_ID_EEPROM
  284. #define CONFIG_SYS_I2C_EEPROM_NXID
  285. #endif
  286. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
  287. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  288. #define CONFIG_SYS_EEPROM_BUS_NUM 1
  289. #define PLPPAR1_I2C_BIT_MASK 0x0000000F
  290. #define PLPPAR1_I2C2_VAL 0x00000000
  291. #define PLPPAR1_ESDHC_VAL 0x0000000A
  292. #define PLPDIR1_I2C_BIT_MASK 0x0000000F
  293. #define PLPDIR1_I2C2_VAL 0x0000000F
  294. #define PLPDIR1_ESDHC_VAL 0x00000006
  295. #define PLPPAR1_UART0_BIT_MASK 0x00000fc0
  296. #define PLPPAR1_ESDHC_4BITS_VAL 0x00000a80
  297. #define PLPDIR1_UART0_BIT_MASK 0x00000fc0
  298. #define PLPDIR1_ESDHC_4BITS_VAL 0x00000a80
  299. /*
  300. * General PCI
  301. * Memory Addresses are mapped 1-1. I/O is mapped from 0
  302. */
  303. #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
  304. #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
  305. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
  306. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  307. #define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
  308. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  309. #define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
  310. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
  311. #define CONFIG_SYS_SRIO_MEM_VIRT 0xc0000000
  312. #define CONFIG_SYS_SRIO_MEM_BUS 0xc0000000
  313. #define CONFIG_SYS_SRIO_MEM_PHYS 0xc0000000
  314. #ifdef CONFIG_QE
  315. /*
  316. * QE UEC ethernet configuration
  317. */
  318. #define CONFIG_SYS_UCC_RGMII_MODE /* Set UCC work at RGMII by default */
  319. #undef CONFIG_SYS_UCC_RMII_MODE /* Set UCC work at RMII mode */
  320. #define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120)
  321. #define CONFIG_UEC_ETH
  322. #define CONFIG_ETHPRIME "UEC0"
  323. #define CONFIG_PHY_MODE_NEED_CHANGE
  324. #define CONFIG_UEC_ETH1 /* GETH1 */
  325. #define CONFIG_HAS_ETH0
  326. #ifdef CONFIG_UEC_ETH1
  327. #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
  328. #define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
  329. #if defined(CONFIG_SYS_UCC_RGMII_MODE)
  330. #define CONFIG_SYS_UEC1_TX_CLK QE_CLK12
  331. #define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
  332. #define CONFIG_SYS_UEC1_PHY_ADDR 7
  333. #define CONFIG_SYS_UEC1_INTERFACE_TYPE RGMII_ID
  334. #define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
  335. #elif defined(CONFIG_SYS_UCC_RMII_MODE)
  336. #define CONFIG_SYS_UEC1_TX_CLK QE_CLK16 /* CLK16 for RMII */
  337. #define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
  338. #define CONFIG_SYS_UEC1_PHY_ADDR 8 /* 0x8 for RMII */
  339. #define CONFIG_SYS_UEC1_INTERFACE_TYPE RMII
  340. #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
  341. #endif /* CONFIG_SYS_UCC_RGMII_MODE */
  342. #endif /* CONFIG_UEC_ETH1 */
  343. #define CONFIG_UEC_ETH2 /* GETH2 */
  344. #define CONFIG_HAS_ETH1
  345. #ifdef CONFIG_UEC_ETH2
  346. #define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
  347. #define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
  348. #if defined(CONFIG_SYS_UCC_RGMII_MODE)
  349. #define CONFIG_SYS_UEC2_TX_CLK QE_CLK17
  350. #define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
  351. #define CONFIG_SYS_UEC2_PHY_ADDR 1
  352. #define CONFIG_SYS_UEC2_INTERFACE_TYPE RGMII_ID
  353. #define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
  354. #elif defined(CONFIG_SYS_UCC_RMII_MODE)
  355. #define CONFIG_SYS_UEC2_TX_CLK QE_CLK16 /* CLK 16 for RMII */
  356. #define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
  357. #define CONFIG_SYS_UEC2_PHY_ADDR 0x9 /* 0x9 for RMII */
  358. #define CONFIG_SYS_UEC2_INTERFACE_TYPE RMII
  359. #define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
  360. #endif /* CONFIG_SYS_UCC_RGMII_MODE */
  361. #endif /* CONFIG_UEC_ETH2 */
  362. #define CONFIG_UEC_ETH3 /* GETH3 */
  363. #define CONFIG_HAS_ETH2
  364. #ifdef CONFIG_UEC_ETH3
  365. #define CONFIG_SYS_UEC3_UCC_NUM 2 /* UCC3 */
  366. #define CONFIG_SYS_UEC3_RX_CLK QE_CLK_NONE
  367. #if defined(CONFIG_SYS_UCC_RGMII_MODE)
  368. #define CONFIG_SYS_UEC3_TX_CLK QE_CLK12
  369. #define CONFIG_SYS_UEC3_ETH_TYPE GIGA_ETH
  370. #define CONFIG_SYS_UEC3_PHY_ADDR 2
  371. #define CONFIG_SYS_UEC3_INTERFACE_TYPE RGMII_ID
  372. #define CONFIG_SYS_UEC3_INTERFACE_SPEED 1000
  373. #elif defined(CONFIG_SYS_UCC_RMII_MODE)
  374. #define CONFIG_SYS_UEC3_TX_CLK QE_CLK16 /* CLK_16 for RMII */
  375. #define CONFIG_SYS_UEC3_ETH_TYPE FAST_ETH
  376. #define CONFIG_SYS_UEC3_PHY_ADDR 0xA /* 0xA for RMII */
  377. #define CONFIG_SYS_UEC3_INTERFACE_TYPE RMII
  378. #define CONFIG_SYS_UEC3_INTERFACE_SPEED 100
  379. #endif /* CONFIG_SYS_UCC_RGMII_MODE */
  380. #endif /* CONFIG_UEC_ETH3 */
  381. #define CONFIG_UEC_ETH4 /* GETH4 */
  382. #define CONFIG_HAS_ETH3
  383. #ifdef CONFIG_UEC_ETH4
  384. #define CONFIG_SYS_UEC4_UCC_NUM 3 /* UCC4 */
  385. #define CONFIG_SYS_UEC4_RX_CLK QE_CLK_NONE
  386. #if defined(CONFIG_SYS_UCC_RGMII_MODE)
  387. #define CONFIG_SYS_UEC4_TX_CLK QE_CLK17
  388. #define CONFIG_SYS_UEC4_ETH_TYPE GIGA_ETH
  389. #define CONFIG_SYS_UEC4_PHY_ADDR 3
  390. #define CONFIG_SYS_UEC4_INTERFACE_TYPE RGMII_ID
  391. #define CONFIG_SYS_UEC4_INTERFACE_SPEED 1000
  392. #elif defined(CONFIG_SYS_UCC_RMII_MODE)
  393. #define CONFIG_SYS_UEC4_TX_CLK QE_CLK16 /* CLK16 for RMII */
  394. #define CONFIG_SYS_UEC4_ETH_TYPE FAST_ETH
  395. #define CONFIG_SYS_UEC4_PHY_ADDR 0xB /* 0xB for RMII */
  396. #define CONFIG_SYS_UEC4_INTERFACE_TYPE RMII
  397. #define CONFIG_SYS_UEC4_INTERFACE_SPEED 100
  398. #endif /* CONFIG_SYS_UCC_RGMII_MODE */
  399. #endif /* CONFIG_UEC_ETH4 */
  400. #undef CONFIG_UEC_ETH6 /* GETH6 */
  401. #define CONFIG_HAS_ETH5
  402. #ifdef CONFIG_UEC_ETH6
  403. #define CONFIG_SYS_UEC6_UCC_NUM 5 /* UCC6 */
  404. #define CONFIG_SYS_UEC6_RX_CLK QE_CLK_NONE
  405. #define CONFIG_SYS_UEC6_TX_CLK QE_CLK_NONE
  406. #define CONFIG_SYS_UEC6_ETH_TYPE GIGA_ETH
  407. #define CONFIG_SYS_UEC6_PHY_ADDR 4
  408. #define CONFIG_SYS_UEC6_INTERFACE_TYPE SGMII
  409. #define CONFIG_SYS_UEC6_INTERFACE_SPEED 1000
  410. #endif /* CONFIG_UEC_ETH6 */
  411. #undef CONFIG_UEC_ETH8 /* GETH8 */
  412. #define CONFIG_HAS_ETH7
  413. #ifdef CONFIG_UEC_ETH8
  414. #define CONFIG_SYS_UEC8_UCC_NUM 7 /* UCC8 */
  415. #define CONFIG_SYS_UEC8_RX_CLK QE_CLK_NONE
  416. #define CONFIG_SYS_UEC8_TX_CLK QE_CLK_NONE
  417. #define CONFIG_SYS_UEC8_ETH_TYPE GIGA_ETH
  418. #define CONFIG_SYS_UEC8_PHY_ADDR 6
  419. #define CONFIG_SYS_UEC8_INTERFACE_TYPE SGMII
  420. #define CONFIG_SYS_UEC8_INTERFACE_SPEED 1000
  421. #endif /* CONFIG_UEC_ETH8 */
  422. #endif /* CONFIG_QE */
  423. #if defined(CONFIG_PCI)
  424. #define CONFIG_NET_MULTI
  425. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  426. #undef CONFIG_EEPRO100
  427. #undef CONFIG_TULIP
  428. #define CONFIG_E1000 /* Define e1000 pci Ethernet card */
  429. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  430. #endif /* CONFIG_PCI */
  431. #ifndef CONFIG_NET_MULTI
  432. #define CONFIG_NET_MULTI 1
  433. #endif
  434. /*
  435. * Environment
  436. */
  437. #if defined(CONFIG_SYS_RAMBOOT)
  438. #if defined(CONFIG_RAMBOOT_NAND)
  439. #define CONFIG_ENV_IS_IN_NAND 1
  440. #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  441. #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
  442. #endif
  443. #else
  444. #define CONFIG_ENV_IS_IN_FLASH 1
  445. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  446. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  447. #define CONFIG_ENV_SIZE 0x2000
  448. #endif
  449. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  450. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  451. /* QE microcode/firmware address */
  452. #define CONFIG_SYS_QE_FW_ADDR 0xfff00000
  453. /*
  454. * BOOTP options
  455. */
  456. #define CONFIG_BOOTP_BOOTFILESIZE
  457. #define CONFIG_BOOTP_BOOTPATH
  458. #define CONFIG_BOOTP_GATEWAY
  459. #define CONFIG_BOOTP_HOSTNAME
  460. /*
  461. * Command line configuration.
  462. */
  463. #include <config_cmd_default.h>
  464. #define CONFIG_CMD_PING
  465. #define CONFIG_CMD_I2C
  466. #define CONFIG_CMD_MII
  467. #define CONFIG_CMD_ELF
  468. #define CONFIG_CMD_IRQ
  469. #define CONFIG_CMD_SETEXPR
  470. #define CONFIG_CMD_REGINFO
  471. #if defined(CONFIG_PCI)
  472. #define CONFIG_CMD_PCI
  473. #endif
  474. #undef CONFIG_WATCHDOG /* watchdog disabled */
  475. #define CONFIG_MMC 1
  476. #ifdef CONFIG_MMC
  477. #define CONFIG_FSL_ESDHC
  478. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  479. #define CONFIG_CMD_MMC
  480. #define CONFIG_GENERIC_MMC
  481. #define CONFIG_CMD_EXT2
  482. #define CONFIG_CMD_FAT
  483. #define CONFIG_DOS_PARTITION
  484. #endif
  485. /*
  486. * Miscellaneous configurable options
  487. */
  488. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  489. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  490. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  491. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  492. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  493. #if defined(CONFIG_CMD_KGDB)
  494. #define CONFIG_SYS_CBSIZE 2048 /* Console I/O Buffer Size */
  495. #else
  496. #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
  497. #endif
  498. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  499. /* Print Buffer Size */
  500. #define CONFIG_SYS_MAXARGS 32 /* max number of command args */
  501. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  502. /* Boot Argument Buffer Size */
  503. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  504. /*
  505. * For booting Linux, the board info and command line data
  506. * have to be in the first 16 MB of memory, since this is
  507. * the maximum mapped by the Linux kernel during initialization.
  508. */
  509. #define CONFIG_SYS_BOOTMAPSZ (16 << 20)
  510. /* Initial Memory map for Linux*/
  511. #if defined(CONFIG_CMD_KGDB)
  512. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  513. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  514. #endif
  515. /*
  516. * Environment Configuration
  517. */
  518. #define CONFIG_HOSTNAME mpc8569mds
  519. #define CONFIG_ROOTPATH /nfsroot
  520. #define CONFIG_BOOTFILE your.uImage
  521. #define CONFIG_SERVERIP 192.168.1.1
  522. #define CONFIG_GATEWAYIP 192.168.1.1
  523. #define CONFIG_NETMASK 255.255.255.0
  524. #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
  525. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  526. #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
  527. #define CONFIG_BAUDRATE 115200
  528. #define CONFIG_EXTRA_ENV_SETTINGS \
  529. "netdev=eth0\0" \
  530. "consoledev=ttyS0\0" \
  531. "ramdiskaddr=600000\0" \
  532. "ramdiskfile=your.ramdisk.u-boot\0" \
  533. "fdtaddr=400000\0" \
  534. "fdtfile=your.fdt.dtb\0" \
  535. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  536. "nfsroot=$serverip:$rootpath " \
  537. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  538. "console=$consoledev,$baudrate $othbootargs\0" \
  539. "ramargs=setenv bootargs root=/dev/ram rw " \
  540. "console=$consoledev,$baudrate $othbootargs\0" \
  541. #define CONFIG_NFSBOOTCOMMAND \
  542. "run nfsargs;" \
  543. "tftp $loadaddr $bootfile;" \
  544. "tftp $fdtaddr $fdtfile;" \
  545. "bootm $loadaddr - $fdtaddr"
  546. #define CONFIG_RAMBOOTCOMMAND \
  547. "run ramargs;" \
  548. "tftp $ramdiskaddr $ramdiskfile;" \
  549. "tftp $loadaddr $bootfile;" \
  550. "bootm $loadaddr $ramdiskaddr"
  551. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  552. #endif /* __CONFIG_H */