start.S 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679
  1. /*
  2. * armboot - Startup Code for ARM720 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <asm-offsets.h>
  26. #include <config.h>
  27. #include <version.h>
  28. #include <asm/hardware.h>
  29. /*
  30. *************************************************************************
  31. *
  32. * Jump vector table as in table 3.1 in [1]
  33. *
  34. *************************************************************************
  35. */
  36. .globl _start
  37. _start: b reset
  38. ldr pc, _undefined_instruction
  39. ldr pc, _software_interrupt
  40. ldr pc, _prefetch_abort
  41. ldr pc, _data_abort
  42. #ifdef CONFIG_LPC2292
  43. .word 0xB4405F76 /* 2's complement of the checksum of the vectors */
  44. #else
  45. ldr pc, _not_used
  46. #endif
  47. ldr pc, _irq
  48. ldr pc, _fiq
  49. _undefined_instruction: .word undefined_instruction
  50. _software_interrupt: .word software_interrupt
  51. _prefetch_abort: .word prefetch_abort
  52. _data_abort: .word data_abort
  53. _not_used: .word not_used
  54. _irq: .word irq
  55. _fiq: .word fiq
  56. .balignl 16,0xdeadbeef
  57. /*
  58. *************************************************************************
  59. *
  60. * Startup Code (reset vector)
  61. *
  62. * do important init only if we don't start from RAM!
  63. * relocate armboot to ram
  64. * setup stack
  65. * jump to second stage
  66. *
  67. *************************************************************************
  68. */
  69. .globl _TEXT_BASE
  70. _TEXT_BASE:
  71. .word CONFIG_SYS_TEXT_BASE
  72. /*
  73. * These are defined in the board-specific linker script.
  74. * Subtracting _start from them lets the linker put their
  75. * relative position in the executable instead of leaving
  76. * them null.
  77. */
  78. .globl _bss_start_ofs
  79. _bss_start_ofs:
  80. .word __bss_start - _start
  81. .globl _bss_end_ofs
  82. _bss_end_ofs:
  83. .word _end - _start
  84. #ifdef CONFIG_USE_IRQ
  85. /* IRQ stack memory (calculated at run-time) */
  86. .globl IRQ_STACK_START
  87. IRQ_STACK_START:
  88. .word 0x0badc0de
  89. /* IRQ stack memory (calculated at run-time) */
  90. .globl FIQ_STACK_START
  91. FIQ_STACK_START:
  92. .word 0x0badc0de
  93. #endif
  94. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  95. .globl IRQ_STACK_START_IN
  96. IRQ_STACK_START_IN:
  97. .word 0x0badc0de
  98. /*
  99. * the actual reset code
  100. */
  101. reset:
  102. /*
  103. * set the cpu to SVC32 mode
  104. */
  105. mrs r0,cpsr
  106. bic r0,r0,#0x1f
  107. orr r0,r0,#0xd3
  108. msr cpsr,r0
  109. /*
  110. * we do sys-critical inits only at reboot,
  111. * not when booting from ram!
  112. */
  113. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  114. bl cpu_init_crit
  115. #endif
  116. #ifdef CONFIG_LPC2292
  117. bl lowlevel_init
  118. #endif
  119. /* Set stackpointer in internal RAM to call board_init_f */
  120. call_board_init_f:
  121. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  122. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  123. ldr r0,=0x00000000
  124. bl board_init_f
  125. /*------------------------------------------------------------------------------*/
  126. /*
  127. * void relocate_code (addr_sp, gd, addr_moni)
  128. *
  129. * This "function" does not return, instead it continues in RAM
  130. * after relocating the monitor code.
  131. *
  132. */
  133. .globl relocate_code
  134. relocate_code:
  135. mov r4, r0 /* save addr_sp */
  136. mov r5, r1 /* save addr of gd */
  137. mov r6, r2 /* save addr of destination */
  138. /* Set up the stack */
  139. stack_setup:
  140. mov sp, r4
  141. adr r0, _start
  142. cmp r0, r6
  143. beq clear_bss /* skip relocation */
  144. mov r1, r6 /* r1 <- scratch for copy_loop */
  145. ldr r2, _TEXT_BASE
  146. ldr r3, _bss_start_ofs
  147. add r2, r0, r3 /* r2 <- source end address */
  148. copy_loop:
  149. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  150. stmia r1!, {r9-r10} /* copy to target address [r1] */
  151. cmp r0, r2 /* until source end address [r2] */
  152. blo copy_loop
  153. #ifndef CONFIG_PRELOADER
  154. /*
  155. * fix .rel.dyn relocations
  156. */
  157. ldr r0, _TEXT_BASE /* r0 <- Text base */
  158. sub r9, r6, r0 /* r9 <- relocation offset */
  159. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  160. add r10, r10, r0 /* r10 <- sym table in FLASH */
  161. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  162. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  163. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  164. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  165. fixloop:
  166. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  167. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  168. ldr r1, [r2, #4]
  169. and r7, r1, #0xff
  170. cmp r7, #23 /* relative fixup? */
  171. beq fixrel
  172. cmp r7, #2 /* absolute fixup? */
  173. beq fixabs
  174. /* ignore unknown type of fixup */
  175. b fixnext
  176. fixabs:
  177. /* absolute fix: set location to (offset) symbol value */
  178. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  179. add r1, r10, r1 /* r1 <- address of symbol in table */
  180. ldr r1, [r1, #4] /* r1 <- symbol value */
  181. add r1, r1, r9 /* r1 <- relocated sym addr */
  182. b fixnext
  183. fixrel:
  184. /* relative fix: increase location by offset */
  185. ldr r1, [r0]
  186. add r1, r1, r9
  187. fixnext:
  188. str r1, [r0]
  189. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  190. cmp r2, r3
  191. blo fixloop
  192. #endif
  193. clear_bss:
  194. #ifndef CONFIG_PRELOADER
  195. ldr r0, _bss_start_ofs
  196. ldr r1, _bss_end_ofs
  197. ldr r3, _TEXT_BASE /* Text base */
  198. mov r4, r6 /* reloc addr */
  199. add r0, r0, r4
  200. add r1, r1, r4
  201. mov r2, #0x00000000 /* clear */
  202. clbss_l:str r2, [r0] /* clear loop... */
  203. add r0, r0, #4
  204. cmp r0, r1
  205. bne clbss_l
  206. bl coloured_LED_init
  207. bl red_LED_on
  208. #endif
  209. /*
  210. * We are done. Do not return, instead branch to second part of board
  211. * initialization, now running from RAM.
  212. */
  213. ldr r0, _board_init_r_ofs
  214. adr r1, _start
  215. add lr, r0, r1
  216. add lr, lr, r9
  217. /* setup parameters for board_init_r */
  218. mov r0, r5 /* gd_t */
  219. mov r1, r6 /* dest_addr */
  220. /* jump to it ... */
  221. mov pc, lr
  222. _board_init_r_ofs:
  223. .word board_init_r - _start
  224. _rel_dyn_start_ofs:
  225. .word __rel_dyn_start - _start
  226. _rel_dyn_end_ofs:
  227. .word __rel_dyn_end - _start
  228. _dynsym_start_ofs:
  229. .word __dynsym_start - _start
  230. /*
  231. *************************************************************************
  232. *
  233. * CPU_init_critical registers
  234. *
  235. * setup important registers
  236. * setup memory timing
  237. *
  238. *************************************************************************
  239. */
  240. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
  241. /* Interupt-Controller base addresses */
  242. INTMR1: .word 0x80000280 @ 32 bit size
  243. INTMR2: .word 0x80001280 @ 16 bit size
  244. INTMR3: .word 0x80002280 @ 8 bit size
  245. /* SYSCONs */
  246. SYSCON1: .word 0x80000100
  247. SYSCON2: .word 0x80001100
  248. SYSCON3: .word 0x80002200
  249. #define CLKCTL 0x6 /* mask */
  250. #define CLKCTL_18 0x0 /* 18.432 MHz */
  251. #define CLKCTL_36 0x2 /* 36.864 MHz */
  252. #define CLKCTL_49 0x4 /* 49.152 MHz */
  253. #define CLKCTL_73 0x6 /* 73.728 MHz */
  254. #elif defined(CONFIG_LPC2292)
  255. PLLCFG_ADR: .word PLLCFG
  256. PLLFEED_ADR: .word PLLFEED
  257. PLLCON_ADR: .word PLLCON
  258. PLLSTAT_ADR: .word PLLSTAT
  259. VPBDIV_ADR: .word VPBDIV
  260. MEMMAP_ADR: .word MEMMAP
  261. #endif
  262. cpu_init_crit:
  263. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
  264. /*
  265. * mask all IRQs by clearing all bits in the INTMRs
  266. */
  267. mov r1, #0x00
  268. ldr r0, INTMR1
  269. str r1, [r0]
  270. ldr r0, INTMR2
  271. str r1, [r0]
  272. ldr r0, INTMR3
  273. str r1, [r0]
  274. /*
  275. * flush v4 I/D caches
  276. */
  277. mov r0, #0
  278. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  279. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  280. /*
  281. * disable MMU stuff and caches
  282. */
  283. mrc p15,0,r0,c1,c0
  284. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  285. bic r0, r0, #0x0000008f @ clear bits 7, 3:0 (B--- WCAM)
  286. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  287. mcr p15,0,r0,c1,c0
  288. #elif defined(CONFIG_NETARM)
  289. /*
  290. * prior to software reset : need to set pin PORTC4 to be *HRESET
  291. */
  292. ldr r0, =NETARM_GEN_MODULE_BASE
  293. ldr r1, =(NETARM_GEN_PORT_MODE(0x10) | \
  294. NETARM_GEN_PORT_DIR(0x10))
  295. str r1, [r0, #+NETARM_GEN_PORTC]
  296. /*
  297. * software reset : see HW Ref. Guide 8.2.4 : Software Service register
  298. * for an explanation of this process
  299. */
  300. ldr r0, =NETARM_GEN_MODULE_BASE
  301. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  302. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  303. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  304. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  305. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  306. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  307. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  308. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  309. /*
  310. * setup PLL and System Config
  311. */
  312. ldr r0, =NETARM_GEN_MODULE_BASE
  313. ldr r1, =( NETARM_GEN_SYS_CFG_LENDIAN | \
  314. NETARM_GEN_SYS_CFG_BUSFULL | \
  315. NETARM_GEN_SYS_CFG_USER_EN | \
  316. NETARM_GEN_SYS_CFG_ALIGN_ABORT | \
  317. NETARM_GEN_SYS_CFG_BUSARB_INT | \
  318. NETARM_GEN_SYS_CFG_BUSMON_EN )
  319. str r1, [r0, #+NETARM_GEN_SYSTEM_CONTROL]
  320. #ifndef CONFIG_NETARM_PLL_BYPASS
  321. ldr r1, =( NETARM_GEN_PLL_CTL_PLLCNT(NETARM_PLL_COUNT_VAL) | \
  322. NETARM_GEN_PLL_CTL_POLTST_DEF | \
  323. NETARM_GEN_PLL_CTL_INDIV(1) | \
  324. NETARM_GEN_PLL_CTL_ICP_DEF | \
  325. NETARM_GEN_PLL_CTL_OUTDIV(2) )
  326. str r1, [r0, #+NETARM_GEN_PLL_CONTROL]
  327. #endif
  328. /*
  329. * mask all IRQs by clearing all bits in the INTMRs
  330. */
  331. mov r1, #0
  332. ldr r0, =NETARM_GEN_MODULE_BASE
  333. str r1, [r0, #+NETARM_GEN_INTR_ENABLE]
  334. #elif defined(CONFIG_S3C4510B)
  335. /*
  336. * Mask off all IRQ sources
  337. */
  338. ldr r1, =REG_INTMASK
  339. ldr r0, =0x3FFFFF
  340. str r0, [r1]
  341. /*
  342. * Disable Cache
  343. */
  344. ldr r0, =REG_SYSCFG
  345. ldr r1, =0x83ffffa0 /* cache-disabled */
  346. str r1, [r0]
  347. #elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
  348. /* No specific initialisation for IntegratorAP/CM720T as yet */
  349. #elif defined(CONFIG_LPC2292)
  350. /* Set-up PLL */
  351. mov r3, #0xAA
  352. mov r4, #0x55
  353. /* First disconnect and disable the PLL */
  354. ldr r0, PLLCON_ADR
  355. mov r1, #0x00
  356. str r1, [r0]
  357. ldr r0, PLLFEED_ADR /* start feed sequence */
  358. str r3, [r0]
  359. str r4, [r0] /* feed sequence done */
  360. /* Set new M and P values */
  361. ldr r0, PLLCFG_ADR
  362. mov r1, #0x23 /* M=4 and P=2 */
  363. str r1, [r0]
  364. ldr r0, PLLFEED_ADR /* start feed sequence */
  365. str r3, [r0]
  366. str r4, [r0] /* feed sequence done */
  367. /* Then enable the PLL */
  368. ldr r0, PLLCON_ADR
  369. mov r1, #0x01 /* PLL enable bit */
  370. str r1, [r0]
  371. ldr r0, PLLFEED_ADR /* start feed sequence */
  372. str r3, [r0]
  373. str r4, [r0] /* feed sequence done */
  374. /* Wait for the lock */
  375. ldr r0, PLLSTAT_ADR
  376. mov r1, #0x400 /* lock bit */
  377. lock_loop:
  378. ldr r2, [r0]
  379. and r2, r1, r2
  380. cmp r2, #0
  381. beq lock_loop
  382. /* And finally connect the PLL */
  383. ldr r0, PLLCON_ADR
  384. mov r1, #0x03 /* PLL enable bit and connect bit */
  385. str r1, [r0]
  386. ldr r0, PLLFEED_ADR /* start feed sequence */
  387. str r3, [r0]
  388. str r4, [r0] /* feed sequence done */
  389. /* Set-up VPBDIV register */
  390. ldr r0, VPBDIV_ADR
  391. mov r1, #0x01 /* VPB clock is same as process clock */
  392. str r1, [r0]
  393. #else
  394. #error No cpu_init_crit() defined for current CPU type
  395. #endif
  396. #ifdef CONFIG_ARM7_REVD
  397. /* set clock speed */
  398. /* !!! we run @ 36 MHz due to a hardware flaw in Rev. D processors */
  399. /* !!! not doing DRAM refresh properly! */
  400. ldr r0, SYSCON3
  401. ldr r1, [r0]
  402. bic r1, r1, #CLKCTL
  403. orr r1, r1, #CLKCTL_36
  404. str r1, [r0]
  405. #endif
  406. #ifndef CONFIG_LPC2292
  407. mov ip, lr
  408. /*
  409. * before relocating, we have to setup RAM timing
  410. * because memory timing is board-dependent, you will
  411. * find a lowlevel_init.S in your board directory.
  412. */
  413. bl lowlevel_init
  414. mov lr, ip
  415. #endif
  416. mov pc, lr
  417. /*
  418. *************************************************************************
  419. *
  420. * Interrupt handling
  421. *
  422. *************************************************************************
  423. */
  424. @
  425. @ IRQ stack frame.
  426. @
  427. #define S_FRAME_SIZE 72
  428. #define S_OLD_R0 68
  429. #define S_PSR 64
  430. #define S_PC 60
  431. #define S_LR 56
  432. #define S_SP 52
  433. #define S_IP 48
  434. #define S_FP 44
  435. #define S_R10 40
  436. #define S_R9 36
  437. #define S_R8 32
  438. #define S_R7 28
  439. #define S_R6 24
  440. #define S_R5 20
  441. #define S_R4 16
  442. #define S_R3 12
  443. #define S_R2 8
  444. #define S_R1 4
  445. #define S_R0 0
  446. #define MODE_SVC 0x13
  447. #define I_BIT 0x80
  448. /*
  449. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  450. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  451. */
  452. .macro bad_save_user_regs
  453. sub sp, sp, #S_FRAME_SIZE
  454. stmia sp, {r0 - r12} @ Calling r0-r12
  455. add r8, sp, #S_PC
  456. ldr r2, IRQ_STACK_START_IN
  457. ldmia r2, {r2 - r4} @ get pc, cpsr, old_r0
  458. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  459. add r5, sp, #S_SP
  460. mov r1, lr
  461. stmia r5, {r0 - r4} @ save sp_SVC, lr_SVC, pc, cpsr, old_r
  462. mov r0, sp
  463. .endm
  464. .macro irq_save_user_regs
  465. sub sp, sp, #S_FRAME_SIZE
  466. stmia sp, {r0 - r12} @ Calling r0-r12
  467. add r8, sp, #S_PC
  468. stmdb r8, {sp, lr}^ @ Calling SP, LR
  469. str lr, [r8, #0] @ Save calling PC
  470. mrs r6, spsr
  471. str r6, [r8, #4] @ Save CPSR
  472. str r0, [r8, #8] @ Save OLD_R0
  473. mov r0, sp
  474. .endm
  475. .macro irq_restore_user_regs
  476. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  477. mov r0, r0
  478. ldr lr, [sp, #S_PC] @ Get PC
  479. add sp, sp, #S_FRAME_SIZE
  480. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  481. .endm
  482. .macro get_bad_stack
  483. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  484. str lr, [r13] @ save caller lr / spsr
  485. mrs lr, spsr
  486. str lr, [r13, #4]
  487. mov r13, #MODE_SVC @ prepare SVC-Mode
  488. msr spsr_c, r13
  489. mov lr, pc
  490. movs pc, lr
  491. .endm
  492. .macro get_irq_stack @ setup IRQ stack
  493. ldr sp, IRQ_STACK_START
  494. .endm
  495. .macro get_fiq_stack @ setup FIQ stack
  496. ldr sp, FIQ_STACK_START
  497. .endm
  498. /*
  499. * exception handlers
  500. */
  501. .align 5
  502. undefined_instruction:
  503. get_bad_stack
  504. bad_save_user_regs
  505. bl do_undefined_instruction
  506. .align 5
  507. software_interrupt:
  508. get_bad_stack
  509. bad_save_user_regs
  510. bl do_software_interrupt
  511. .align 5
  512. prefetch_abort:
  513. get_bad_stack
  514. bad_save_user_regs
  515. bl do_prefetch_abort
  516. .align 5
  517. data_abort:
  518. get_bad_stack
  519. bad_save_user_regs
  520. bl do_data_abort
  521. .align 5
  522. not_used:
  523. get_bad_stack
  524. bad_save_user_regs
  525. bl do_not_used
  526. #ifdef CONFIG_USE_IRQ
  527. .align 5
  528. irq:
  529. get_irq_stack
  530. irq_save_user_regs
  531. bl do_irq
  532. irq_restore_user_regs
  533. .align 5
  534. fiq:
  535. get_fiq_stack
  536. /* someone ought to write a more effiction fiq_save_user_regs */
  537. irq_save_user_regs
  538. bl do_fiq
  539. irq_restore_user_regs
  540. #else
  541. .align 5
  542. irq:
  543. get_bad_stack
  544. bad_save_user_regs
  545. bl do_irq
  546. .align 5
  547. fiq:
  548. get_bad_stack
  549. bad_save_user_regs
  550. bl do_fiq
  551. #endif
  552. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
  553. .align 5
  554. .globl reset_cpu
  555. reset_cpu:
  556. mov ip, #0
  557. mcr p15, 0, ip, c7, c7, 0 @ invalidate cache
  558. mcr p15, 0, ip, c8, c7, 0 @ flush TLB (v4)
  559. mrc p15, 0, ip, c1, c0, 0 @ get ctrl register
  560. bic ip, ip, #0x000f @ ............wcam
  561. bic ip, ip, #0x2100 @ ..v....s........
  562. mcr p15, 0, ip, c1, c0, 0 @ ctrl register
  563. mov pc, r0
  564. #elif defined(CONFIG_NETARM)
  565. .align 5
  566. .globl reset_cpu
  567. reset_cpu:
  568. ldr r1, =NETARM_MEM_MODULE_BASE
  569. ldr r0, [r1, #+NETARM_MEM_CS0_BASE_ADDR]
  570. ldr r1, =0xFFFFF000
  571. and r0, r1, r0
  572. ldr r1, =(relocate-CONFIG_SYS_TEXT_BASE)
  573. add r0, r1, r0
  574. ldr r4, =NETARM_GEN_MODULE_BASE
  575. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  576. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  577. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  578. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  579. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  580. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  581. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  582. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  583. mov pc, r0
  584. #elif defined(CONFIG_S3C4510B)
  585. /* Nothing done here as reseting the CPU is board specific, depending
  586. * on external peripherals such as watchdog timers, etc. */
  587. #elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
  588. /* No specific reset actions for IntegratorAP/CM720T as yet */
  589. #elif defined(CONFIG_LPC2292)
  590. .align 5
  591. .globl reset_cpu
  592. reset_cpu:
  593. mov pc, r0
  594. #else
  595. #error No reset_cpu() defined for current CPU type
  596. #endif