ELPT860.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402
  1. /*
  2. **=====================================================================
  3. **
  4. ** Copyright (C) 2000, 2001, 2002, 2003
  5. ** The LEOX team <team@leox.org>, http://www.leox.org
  6. **
  7. ** LEOX.org is about the development of free hardware and software resources
  8. ** for system on chip.
  9. **
  10. ** Description: U-Boot port on the LEOX's ELPT860 CPU board
  11. ** ~~~~~~~~~~~
  12. **
  13. **=====================================================================
  14. **
  15. ** This program is free software; you can redistribute it and/or
  16. ** modify it under the terms of the GNU General Public License as
  17. ** published by the Free Software Foundation; either version 2 of
  18. ** the License, or (at your option) any later version.
  19. **
  20. ** This program is distributed in the hope that it will be useful,
  21. ** but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. ** MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. ** GNU General Public License for more details.
  24. **
  25. ** You should have received a copy of the GNU General Public License
  26. ** along with this program; if not, write to the Free Software
  27. ** Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. ** MA 02111-1307 USA
  29. **
  30. **=====================================================================
  31. */
  32. /*
  33. * board/config.h - configuration options, board specific
  34. */
  35. #ifndef __CONFIG_H
  36. #define __CONFIG_H
  37. /*
  38. * High Level Configuration Options
  39. * (easy to change)
  40. */
  41. #define CONFIG_MPC860 1 /* It's a MPC860, in fact a 860T CPU */
  42. #define CONFIG_MPC860T 1
  43. #define CONFIG_ELPT860 1 /* ...on a LEOX's ELPT860 CPU board */
  44. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  45. #undef CONFIG_8xx_CONS_SMC2
  46. #undef CONFIG_8xx_CONS_NONE
  47. #define CONFIG_CLOCKS_IN_MHZ 1 /* Clock passed to Linux (<2.4.5) in MHz */
  48. #define CONFIG_8xx_GCLK_FREQ 50000000 /* MPC860T runs at 50MHz */
  49. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  50. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  51. #define CONFIG_RESET_PHY_R 1 /* Call reset_phy() */
  52. /* BOOT arguments */
  53. #define CONFIG_PREBOOT \
  54. "echo;" \
  55. "echo Type \"run nfsboot\" to mount root filesystem over NFS;" \
  56. "echo"
  57. #undef CONFIG_BOOTARGS
  58. #define CONFIG_EXTRA_ENV_SETTINGS \
  59. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  60. "rootargs=setenv rootpath /tftp/${ipaddr}\0" \
  61. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  62. "nfsroot=${serverip}:${rootpath}\0" \
  63. "addip=setenv bootargs ${bootargs} " \
  64. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  65. ":${hostname}:eth0:off panic=1\0" \
  66. "ramboot=tftp 400000 /home/paugaml/pMulti;" \
  67. "run ramargs;bootm\0" \
  68. "nfsboot=tftp 400000 /home/paugaml/uImage;" \
  69. "run rootargs;run nfsargs;run addip;bootm\0" \
  70. ""
  71. #define CONFIG_BOOTCOMMAND "run ramboot"
  72. /*
  73. * BOOTP options
  74. */
  75. #define CONFIG_BOOTP_SUBNETMASK
  76. #define CONFIG_BOOTP_GATEWAY
  77. #define CONFIG_BOOTP_HOSTNAME
  78. #define CONFIG_BOOTP_BOOTPATH
  79. #define CONFIG_BOOTP_BOOTFILESIZE
  80. #undef CONFIG_WATCHDOG /* watchdog disabled */
  81. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  82. #undef CONFIG_RTC_MPC8xx /* internal RTC MPC8xx unused */
  83. #define CONFIG_RTC_DS164x 1 /* RTC is a Dallas DS1646 */
  84. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  85. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  86. /*
  87. * Command line configuration.
  88. */
  89. #include <config_cmd_default.h>
  90. #define CONFIG_CMD_ASKENV
  91. #define CONFIG_CMD_DATE
  92. /*
  93. * Miscellaneous configurable options
  94. */
  95. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  96. #define CONFIG_SYS_PROMPT "LEOX_elpt860: " /* Monitor Command Prompt */
  97. #if defined(CONFIG_CMD_KGDB)
  98. # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  99. #else
  100. # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  101. #endif
  102. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  103. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  104. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  105. #define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */
  106. #define CONFIG_SYS_MEMTEST_END 0x00C00000 /* 4 ... 12 MB in DRAM */
  107. #define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
  108. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  109. /*
  110. * Environment Variables and Storages
  111. */
  112. #define CONFIG_ENV_OVERWRITE 1 /* Allow Overwrite of serial# & ethaddr */
  113. #undef CONFIG_ENV_IS_IN_NVRAM /* Environment is in NVRAM */
  114. #undef CONFIG_ENV_IS_IN_EEPROM /* Environment is in I2C EEPROM */
  115. #define CONFIG_ENV_IS_IN_FLASH 1 /* Environment is in FLASH */
  116. #define CONFIG_BAUDRATE 9600 /* console baudrate = 9600 bps */
  117. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  118. #define CONFIG_ETHADDR 00:01:77:00:60:40
  119. #define CONFIG_IPADDR 192.168.0.30
  120. #define CONFIG_NETMASK 255.255.255.0
  121. #define CONFIG_SERVERIP 192.168.0.1
  122. #define CONFIG_GATEWAYIP 192.168.0.1
  123. /*
  124. * Low Level Configuration Settings
  125. * (address mappings, register initial values, etc.)
  126. * You should know what you are doing if you make changes here.
  127. */
  128. /*-----------------------------------------------------------------------
  129. * Internal Memory Mapped Register
  130. */
  131. #define CONFIG_SYS_IMMR 0xFF000000
  132. /*-----------------------------------------------------------------------
  133. * Definitions for initial stack pointer and data area (in DPRAM)
  134. */
  135. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  136. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  137. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  138. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  139. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  140. /*-----------------------------------------------------------------------
  141. * Start addresses for the final memory configuration
  142. * (Set up by the startup code)
  143. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  144. */
  145. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  146. #define CONFIG_SYS_FLASH_BASE 0x02000000
  147. #define CONFIG_SYS_NVRAM_BASE 0x03000000
  148. #if defined(CONFIG_ENV_IS_IN_FLASH)
  149. # if defined(DEBUG)
  150. # define CONFIG_SYS_MONITOR_LEN (320 << 10) /* Reserve 320 kB for Monitor */
  151. # else
  152. # define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  153. # endif
  154. #else
  155. # if defined(DEBUG)
  156. # define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  157. # else
  158. # define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  159. # endif
  160. #endif
  161. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  162. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  163. /*
  164. * For booting Linux, the board info and command line data
  165. * have to be in the first 8 MB of memory, since this is
  166. * the maximum mapped by the Linux kernel during initialization.
  167. */
  168. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  169. /*-----------------------------------------------------------------------
  170. * FLASH organization
  171. */
  172. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  173. #define CONFIG_SYS_MAX_FLASH_SECT 8 /* max number of sectors on one chip */
  174. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  175. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  176. #if defined(CONFIG_ENV_IS_IN_FLASH)
  177. # define CONFIG_ENV_OFFSET 0x10000 /* Offset of Environment Sector */
  178. # define CONFIG_ENV_SIZE 0x10000 /* Total Size of Environment Sector */
  179. #endif
  180. /*-----------------------------------------------------------------------
  181. * NVRAM organization
  182. */
  183. #define CONFIG_SYS_NVRAM_BASE_ADDR CONFIG_SYS_NVRAM_BASE /* Base address of NVRAM area */
  184. #define CONFIG_SYS_NVRAM_SIZE ((128*1024)-8) /* clock regs resident in the */
  185. /* 8 top NVRAM locations */
  186. #if defined(CONFIG_ENV_IS_IN_NVRAM)
  187. # define CONFIG_ENV_ADDR CONFIG_SYS_NVRAM_BASE /* Base address of NVRAM area */
  188. # define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  189. #endif
  190. /*-----------------------------------------------------------------------
  191. * Cache Configuration
  192. */
  193. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  194. #if defined(CONFIG_CMD_KGDB)
  195. # define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  196. #endif
  197. /*-----------------------------------------------------------------------
  198. * SYPCR - System Protection Control 11-9
  199. * SYPCR can only be written once after reset!
  200. *-----------------------------------------------------------------------
  201. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  202. */
  203. #if defined(CONFIG_WATCHDOG)
  204. # define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  205. SYPCR_SWE | SYPCR_SWRI | SYPCR_SWP)
  206. #else
  207. # define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  208. SYPCR_SWP)
  209. #endif
  210. /*-----------------------------------------------------------------------
  211. * SUMCR - SIU Module Configuration 11-6
  212. *-----------------------------------------------------------------------
  213. * PCMCIA config., multi-function pin tri-state
  214. */
  215. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11)
  216. /*-----------------------------------------------------------------------
  217. * TBSCR - Time Base Status and Control 11-26
  218. *-----------------------------------------------------------------------
  219. * Clear Reference Interrupt Status, Timebase freezing enabled
  220. */
  221. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  222. /*-----------------------------------------------------------------------
  223. * RTCSC - Real-Time Clock Status and Control Register 11-27
  224. *-----------------------------------------------------------------------
  225. * Once-per-Second Interrupt, Alarm Interrupt, RTC freezing enabled, RTC
  226. * enabled
  227. */
  228. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  229. /*-----------------------------------------------------------------------
  230. * PISCR - Periodic Interrupt Status and Control 11-31
  231. *-----------------------------------------------------------------------
  232. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  233. */
  234. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  235. /*-----------------------------------------------------------------------
  236. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  237. *-----------------------------------------------------------------------
  238. * Reset PLL lock status sticky bit, timer expired status bit and timer
  239. * interrupt status bit - leave PLL multiplication factor unchanged !
  240. */
  241. #define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  242. /*-----------------------------------------------------------------------
  243. * SCCR - System Clock and reset Control Register 15-27
  244. *-----------------------------------------------------------------------
  245. * Set clock output, timebase and RTC source and divider,
  246. * power management and some other internal clocks
  247. */
  248. #define SCCR_MASK SCCR_EBDF11
  249. #define CONFIG_SYS_SCCR (SCCR_TBS | \
  250. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  251. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  252. SCCR_DFALCD00)
  253. /*-----------------------------------------------------------------------
  254. * Chip Selects + SDRAM timings + Memory Periodic Timer Prescaler
  255. *-----------------------------------------------------------------------
  256. *
  257. */
  258. #ifdef DEBUG
  259. # define CONFIG_SYS_DER 0xFFE7400F /* Debug Enable Register */
  260. #else
  261. # define CONFIG_SYS_DER 0
  262. #endif
  263. /*
  264. * Init Memory Controller:
  265. * ~~~~~~~~~~~~~~~~~~~~~~
  266. *
  267. * BR0 and OR0 (FLASH)
  268. */
  269. #define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* FLASH bank #0 */
  270. /* used to re-map FLASH both when starting from SRAM or FLASH:
  271. * restrict access enough to keep SRAM working (if any)
  272. * but not too much to meddle with FLASH accesses
  273. */
  274. #define CONFIG_SYS_PRELIM_OR_AM 0xFF000000 /* 16 MB between each CSx */
  275. /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 0, SCY = 8, EHTR = 0 */
  276. #define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV2 | OR_BI | OR_SCY_8_CLK)
  277. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  278. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V )
  279. /*
  280. * BR1 and OR1 (SDRAM)
  281. *
  282. */
  283. #define SDRAM_BASE1_PRELIM CONFIG_SYS_SDRAM_BASE /* SDRAM bank #0 */
  284. #define SDRAM_MAX_SIZE 0x02000000 /* 32 MB MAX for CS1 */
  285. /* SDRAM timing: */
  286. #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000000
  287. #define CONFIG_SYS_OR1_PRELIM ((2 * CONFIG_SYS_PRELIM_OR_AM) | CONFIG_SYS_OR_TIMING_SDRAM )
  288. #define CONFIG_SYS_BR1_PRELIM ((SDRAM_BASE1_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  289. /*
  290. * BR2 and OR2 (NVRAM)
  291. *
  292. */
  293. #define NVRAM_BASE1_PRELIM CONFIG_SYS_NVRAM_BASE /* NVRAM bank #0 */
  294. #define NVRAM_MAX_SIZE 0x00020000 /* 128 KB MAX for CS2 */
  295. #define CONFIG_SYS_OR2_PRELIM 0xFFF80160
  296. #define CONFIG_SYS_BR2_PRELIM ((NVRAM_BASE1_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V )
  297. /*
  298. * Memory Periodic Timer Prescaler
  299. */
  300. /* periodic timer for refresh */
  301. #define CONFIG_SYS_MAMR_PTA 97 /* start with divider for 100 MHz */
  302. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  303. #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  304. #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  305. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  306. #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  307. #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  308. /*
  309. * MAMR settings for SDRAM
  310. */
  311. /* 8 column SDRAM */
  312. #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  313. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  314. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  315. /* 9 column SDRAM */
  316. #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  317. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  318. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  319. /*-----------------------------------------------------------------------
  320. * Internal Definitions
  321. *-----------------------------------------------------------------------
  322. *
  323. */
  324. /*
  325. * Boot Flags
  326. */
  327. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  328. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  329. #endif /* __CONFIG_H */