enbw_cmc.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467
  1. /*
  2. * (C) Copyright 2011
  3. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  4. *
  5. * Based on:
  6. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  7. *
  8. * Based on davinci_dvevm.h. Original Copyrights follow:
  9. *
  10. * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * Board
  30. */
  31. #define CONFIG_DRIVER_TI_EMAC
  32. #define CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT 7
  33. #define CONFIG_USE_NAND
  34. /*
  35. * SoC Configuration
  36. */
  37. #define CONFIG_ARM926EJS /* arm926ejs CPU core */
  38. #define CONFIG_SOC_DA8XX /* TI DA8xx SoC */
  39. #define CONFIG_SOC_DA850 /* TI DA850 SoC */
  40. #define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
  41. #define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
  42. #define CONFIG_SYS_OSCIN_FREQ 24000000
  43. #define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
  44. #define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
  45. #define CONFIG_SYS_HZ 1000
  46. #define CONFIG_DA850_LOWLEVEL
  47. #define CONFIG_ARCH_CPU_INIT
  48. #define CONFIG_SYS_DA850_PLL_INIT
  49. #define CONFIG_SYS_DA850_DDR_INIT
  50. #define CONFIG_DA8XX_GPIO
  51. #define CONFIG_HOSTNAME enbw_cmc
  52. #define MACH_TYPE_ENBW_CMC 3585
  53. #define CONFIG_MACH_TYPE MACH_TYPE_ENBW_CMC
  54. /*
  55. * Memory Info
  56. */
  57. #define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */
  58. #define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
  59. #define PHYS_SDRAM_1_SIZE (64 << 20) /* SDRAM size 64MB */
  60. #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
  61. /* memtest start addr */
  62. #define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000)
  63. /* memtest will be run on 16MB */
  64. #define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
  65. #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
  66. #define CONFIG_STACKSIZE (256*1024) /* regular stack */
  67. /*
  68. * Serial Driver info
  69. */
  70. #define CONFIG_SYS_NS16550
  71. #define CONFIG_SYS_NS16550_SERIAL
  72. #define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */
  73. #define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */
  74. #define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
  75. #define CONFIG_CONS_INDEX 1 /* use UART0 for console */
  76. #define CONFIG_BAUDRATE 115200 /* Default baud rate */
  77. /*
  78. * I2C Configuration
  79. */
  80. #define CONFIG_HARD_I2C
  81. #define CONFIG_DRIVER_DAVINCI_I2C
  82. #define CONFIG_SYS_I2C_SPEED 80000
  83. #define CONFIG_SYS_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */
  84. #define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
  85. #define CONFIG_CMD_I2C
  86. #define CONFIG_CMD_DTT
  87. #define CONFIG_DTT_LM75
  88. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  89. #define CONFIG_SYS_DTT_MAX_TEMP 70
  90. #define CONFIG_SYS_DTT_LOW_TEMP -30
  91. #define CONFIG_SYS_DTT_HYSTERESIS 3
  92. /*
  93. * SPI Configuration
  94. */
  95. #define CONFIG_DAVINCI_SPI
  96. #define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE
  97. #define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
  98. #define CONFIG_CMD_SPI
  99. /*
  100. * Flash & Environment
  101. */
  102. #ifdef CONFIG_USE_NAND
  103. #define CONFIG_NAND_DAVINCI
  104. #define CONFIG_SYS_NAND_USE_FLASH_BBT
  105. #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
  106. #define CONFIG_SYS_NAND_PAGE_2K
  107. #define CONFIG_SYS_NAND_CS 3
  108. #define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
  109. #define CONFIG_SYS_CLE_MASK 0x10
  110. #define CONFIG_SYS_ALE_MASK 0x8
  111. #undef CONFIG_SYS_NAND_HW_ECC
  112. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
  113. #define MTDIDS_DEFAULT "nor0=physmap-flash.0,nand0=davinci_nand.1"
  114. #define MTDPARTS_DEFAULT \
  115. "mtdparts=" \
  116. "physmap-flash.0:" \
  117. "512k(U-Boot)," \
  118. "64k(env1)," \
  119. "64k(env2)," \
  120. "-(rest);" \
  121. "davinci_nand.1:" \
  122. "128k(dtb)," \
  123. "3m(kernel)," \
  124. "4m(rootfs)," \
  125. "-(userfs)"
  126. #define CONFIG_CMD_MTDPARTS
  127. #endif
  128. /*
  129. * Network & Ethernet Configuration
  130. */
  131. #ifdef CONFIG_DRIVER_TI_EMAC
  132. #define CONFIG_MII
  133. #define CONFIG_BOOTP_DEFAULT
  134. #define CONFIG_BOOTP_DNS
  135. #define CONFIG_BOOTP_DNS2
  136. #define CONFIG_BOOTP_SEND_HOSTNAME
  137. #define CONFIG_NET_RETRY_COUNT 10
  138. #endif
  139. /*
  140. * Flash configuration
  141. */
  142. #define CONFIG_SYS_FLASH_CFI
  143. #define CONFIG_FLASH_CFI_DRIVER
  144. #define CONFIG_FLASH_CFI_MTD
  145. #define CONFIG_SYS_FLASH_BASE 0x60000000
  146. #define CONFIG_SYS_FLASH_SIZE 0x01000000
  147. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  148. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  149. #define CONFIG_SYS_MAX_FLASH_SECT 128
  150. #define CONFIG_FLASH_16BIT /* Flash is 16-bit */
  151. #define CONFIG_CMD_FLASH
  152. #define CONFIG_ENV_IS_IN_FLASH
  153. #define CONFIG_SYS_MONITOR_LEN 0x80000
  154. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + \
  155. CONFIG_SYS_MONITOR_LEN)
  156. #define CONFIG_ENV_SECT_SIZE (64 << 10)
  157. #define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
  158. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + \
  159. CONFIG_ENV_SECT_SIZE)
  160. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  161. #undef CONFIG_ENV_IS_IN_NAND
  162. #define CONFIG_DEFAULT_SETTINGS_ADDR (CONFIG_ENV_ADDR_REDUND + \
  163. CONFIG_ENV_SECT_SIZE)
  164. #define xstr(s) str(s)
  165. #define str(s) #s
  166. #define CONFIG_EXTRA_ENV_SETTINGS \
  167. "u-boot_addr_r=c0000000\0" \
  168. "u-boot=" xstr(CONFIG_HOSTNAME) "/u-boot.bin\0" \
  169. "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
  170. "update=protect off " xstr(CONFIG_SYS_FLASH_BASE) " +${filesize};"\
  171. "erase " xstr(CONFIG_SYS_FLASH_BASE) " +${filesize};" \
  172. "cp.b ${u-boot_addr_r} " xstr(CONFIG_SYS_FLASH_BASE) \
  173. " ${filesize};" \
  174. "protect on " xstr(CONFIG_SYS_FLASH_BASE) " +${filesize}\0"\
  175. "netdev=eth0\0" \
  176. "rootpath=/opt/eldk-arm/arm\0" \
  177. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  178. "nfsroot=${serverip}:${rootpath}\0" \
  179. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  180. "addip=setenv bootargs ${bootargs} " \
  181. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  182. ":${hostname}:${netdev}:off panic=1\0" \
  183. "kernel_addr_r=c0700000\0" \
  184. "fdt_addr_r=c0600000\0" \
  185. "ramdisk_addr_r=c0b00000\0" \
  186. "fdt_file=" xstr(CONFIG_HOSTNAME) "/" \
  187. xstr(CONFIG_HOSTNAME) ".dtb\0" \
  188. "kernel_file=" xstr(CONFIG_HOSTNAME) "/uImage \0" \
  189. "nand_ld_ramdsk=nand read ${ramdisk_addr_r} 320000 400000\0" \
  190. "nand_ld_kernel=nand read ${kernel_addr_r} 20000 300000\0" \
  191. "nand_ld_fdt=nand read ${fdt_addr_r} 0 2000\0" \
  192. "load_kernel=tftp ${kernel_addr_r} ${kernel_file}\0" \
  193. "load_fdt=tftp ${fdt_addr_r} ${fdt_file}\0" \
  194. "load_nand=run nand_ld_ramdsk nand_ld_kernel nand_ld_fdt\0" \
  195. "addcon=setenv bootargs ${bootargs} console=ttyS2," \
  196. "${baudrate}n8\0" \
  197. "net_nfs=run load_fdt load_kernel; " \
  198. "run nfsargs addip addcon addmtd addmisc;" \
  199. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  200. "nand_selfnand=run load_nand ramargs addip addcon addmisc;bootm "\
  201. "${kernel_addr_r} ${ramdisk_addr_r} ${fdt_addr_r}\0" \
  202. "bootcmd=run net_nfs\0" \
  203. "machid=e01\0" \
  204. "key_cmd_0=echo key: 0\0" \
  205. "key_cmd_1=echo key: 1\0" \
  206. "key_cmd_2=echo key: 2\0" \
  207. "key_cmd_3=echo key: 3\0" \
  208. "key_magic_0=0\0" \
  209. "key_magic_1=1\0" \
  210. "key_magic_2=2\0" \
  211. "key_magic_3=3\0" \
  212. "magic_keys=0123\0" \
  213. "hwconfig=switch:lan=on,pwl=off,config=0x60100000\0" \
  214. "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
  215. "addmisc=setenv bootargs ${bootargs}\0" \
  216. "mtdids=" MTDIDS_DEFAULT "\0" \
  217. "mtdparts=" MTDPARTS_DEFAULT "\0" \
  218. "logversion=2\0" \
  219. "\0"
  220. /*
  221. * U-Boot general configuration
  222. */
  223. #define CONFIG_BOOTFILE "uImage" /* Boot file name */
  224. #define CONFIG_SYS_PROMPT "=> " /* Command Prompt */
  225. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  226. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  227. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  228. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
  229. #define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
  230. #define CONFIG_VERSION_VARIABLE
  231. #define CONFIG_AUTO_COMPLETE
  232. #define CONFIG_SYS_HUSH_PARSER
  233. #define CONFIG_CMDLINE_EDITING
  234. #define CONFIG_SYS_LONGHELP
  235. #define CONFIG_CRC32_VERIFY
  236. #define CONFIG_MX_CYCLIC
  237. #define CONFIG_BOOTDELAY 3
  238. #define CONFIG_HWCONFIG
  239. #define CONFIG_SHOW_BOOT_PROGRESS
  240. #define CONFIG_BOARD_LATE_INIT
  241. /*
  242. * U-Boot commands
  243. */
  244. #include <config_cmd_default.h>
  245. #define CONFIG_CMD_ENV
  246. #define CONFIG_CMD_ASKENV
  247. #define CONFIG_CMD_DHCP
  248. #define CONFIG_CMD_DIAG
  249. #define CONFIG_CMD_MII
  250. #define CONFIG_CMD_PING
  251. #define CONFIG_CMD_SAVES
  252. #define CONFIG_CMD_MEMORY
  253. #define CONFIG_CMD_CACHE
  254. #ifdef CONFIG_CMD_BDI
  255. #define CONFIG_CLOCKS
  256. #endif
  257. #ifndef CONFIG_DRIVER_TI_EMAC
  258. #undef CONFIG_CMD_NET
  259. #undef CONFIG_CMD_DHCP
  260. #undef CONFIG_CMD_MII
  261. #undef CONFIG_CMD_PING
  262. #endif
  263. #ifdef CONFIG_USE_NAND
  264. #undef CONFIG_CMD_IMLS
  265. #define CONFIG_CMD_NAND
  266. #define CONFIG_CMD_MTDPARTS
  267. #define CONFIG_MTD_DEVICE
  268. #define CONFIG_MTD_PARTITIONS
  269. #define CONFIG_LZO
  270. #define CONFIG_RBTREE
  271. #define CONFIG_CMD_UBI
  272. #define CONFIG_CMD_UBIFS
  273. #endif
  274. #if !defined(CONFIG_USE_NAND) && \
  275. !defined(CONFIG_USE_NOR) && \
  276. !defined(CONFIG_USE_SPIFLASH)
  277. #define CONFIG_ENV_IS_NOWHERE
  278. #define CONFIG_SYS_NO_FLASH
  279. #define CONFIG_ENV_SIZE (16 << 10)
  280. #undef CONFIG_CMD_IMLS
  281. #undef CONFIG_CMD_ENV
  282. #endif
  283. #define CONFIG_SYS_TEXT_BASE 0x60000000
  284. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  285. #define CONFIG_SYS_SDRAM_BASE 0xc0000000
  286. #define CONFIG_SYS_INIT_SP_ADDR (0x8001ff00)
  287. #define CONFIG_VERSION_VARIABLE
  288. #define CONFIG_ENV_OVERWRITE
  289. #define CONFIG_PREBOOT "echo;" \
  290. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  291. "echo"
  292. #define CONFIG_MISC_INIT_R
  293. #define CONFIG_CMC_RESET_PIN 0x04000000
  294. #define CONFIG_CMC_RESET_TIMEOUT 3
  295. #define CONFIG_HW_WATCHDOG
  296. #define CONFIG_SYS_WDTTIMERBASE DAVINCI_TIMER1_BASE
  297. #define CONFIG_SYS_WDT_PERIOD_LOW 0x0c000000
  298. #define CONFIG_SYS_WDT_PERIOD_HIGH 0x0
  299. #define CONFIG_CMD_DATE
  300. #define CONFIG_RTC_DAVINCI
  301. /* SD/MMC */
  302. #define CONFIG_MMC
  303. #define CONFIG_GENERIC_MMC
  304. #define CONFIG_DAVINCI_MMC
  305. #define CONFIG_MMC_MBLOCK
  306. #define CONFIG_DOS_PARTITION
  307. #define CONFIG_CMD_FAT
  308. #define CONFIG_CMD_MMC
  309. /* GPIO */
  310. #define CONFIG_ENBW_CMC_BOARD_TYPE 57
  311. #define CONFIG_ENBW_CMC_HW_ID_BIT0 39
  312. #define CONFIG_ENBW_CMC_HW_ID_BIT1 38
  313. #define CONFIG_ENBW_CMC_HW_ID_BIT2 35
  314. /* FDT support */
  315. #define CONFIG_OF_LIBFDT
  316. /* LowLevel Init */
  317. /* PLL */
  318. #define CONFIG_SYS_DV_CLKMODE 0
  319. #define CONFIG_SYS_DA850_PLL0_POSTDIV 0
  320. #define CONFIG_SYS_DA850_PLL0_PLLDIV1 0x8000
  321. #define CONFIG_SYS_DA850_PLL0_PLLDIV2 0x8001
  322. #define CONFIG_SYS_DA850_PLL0_PLLDIV3 0x8002 /* 150MHz */
  323. #define CONFIG_SYS_DA850_PLL0_PLLDIV4 0x8003
  324. #define CONFIG_SYS_DA850_PLL0_PLLDIV5 0x8002
  325. #define CONFIG_SYS_DA850_PLL0_PLLDIV6 CONFIG_SYS_DA850_PLL0_PLLDIV1
  326. #define CONFIG_SYS_DA850_PLL0_PLLDIV7 0x8005
  327. #define CONFIG_SYS_DA850_PLL1_POSTDIV 1
  328. #define CONFIG_SYS_DA850_PLL1_PLLDIV1 0x8000
  329. #define CONFIG_SYS_DA850_PLL1_PLLDIV2 0x8001
  330. #define CONFIG_SYS_DA850_PLL1_PLLDIV3 0x8002
  331. #define CONFIG_SYS_DA850_PLL0_PLLM 18 /* PLL0 -> 456 MHz */
  332. #define CONFIG_SYS_DA850_PLL1_PLLM 24 /* PLL1 -> 300 MHz */
  333. /* DDR RAM */
  334. #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
  335. DV_DDR_PHY_EXT_STRBEN | \
  336. (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
  337. #define CONFIG_SYS_DA850_DDR2_SDBCR (0 | \
  338. (0 << DV_DDR_SDCR_DDR2TERM1_SHIFT) | \
  339. (0 << DV_DDR_SDCR_MSDRAMEN_SHIFT) | \
  340. (1 << DV_DDR_SDCR_DDR2EN_SHIFT) | \
  341. (0x1 << DV_DDR_SDCR_DDREN_SHIFT) | \
  342. (0x1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
  343. (0x1 << DV_DDR_SDCR_TIMUNLOCK_SHIFT) | \
  344. (0x1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
  345. (0x3 << DV_DDR_SDCR_CL_SHIFT) | \
  346. (0x2 << DV_DDR_SDCR_IBANK_SHIFT) | \
  347. (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
  348. #define CONFIG_SYS_DA850_DDR2_SDBCR2 4 /* 13 row address bits */
  349. /*
  350. * freq = 150MHz -> t = 7ns
  351. */
  352. #define CONFIG_SYS_DA850_DDR2_SDTIMR (0 | \
  353. (0x0d << DV_DDR_SDTMR1_RFC_SHIFT) | \
  354. (1 << DV_DDR_SDTMR1_RP_SHIFT) | \
  355. (1 << DV_DDR_SDTMR1_RCD_SHIFT) | \
  356. (1 << DV_DDR_SDTMR1_WR_SHIFT) | \
  357. (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \
  358. (7 << DV_DDR_SDTMR1_RC_SHIFT) | \
  359. (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
  360. (readl(&dv_ddr2_regs_ctrl->sdtimr) & 0x4) | /* Reserved */ \
  361. ((2 - 1) << DV_DDR_SDTMR1_WTR_SHIFT))
  362. /*
  363. * freq = 150MHz -> t=7ns
  364. */
  365. #define CONFIG_SYS_DA850_DDR2_SDTIMR2 (0 | \
  366. (readl(&dv_ddr2_regs_ctrl->sdtimr2) & 0x80000000) | /* Reserved */ \
  367. (8 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
  368. (2 << DV_DDR_SDTMR2_XP_SHIFT) | \
  369. (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
  370. (15 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
  371. (27 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
  372. (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \
  373. (2 << DV_DDR_SDTMR2_CKE_SHIFT))
  374. #define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000407
  375. #define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
  376. #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC (DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
  377. DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
  378. DAVINCI_SYSCFG_SUSPSRC_UART2 | \
  379. DAVINCI_SYSCFG_SUSPSRC_EMAC |\
  380. DAVINCI_SYSCFG_SUSPSRC_I2C)
  381. #define CONFIG_SYS_DA850_CS2CFG (DAVINCI_ABCR_WSETUP(2) | \
  382. DAVINCI_ABCR_WSTROBE(6) | \
  383. DAVINCI_ABCR_WHOLD(1) | \
  384. DAVINCI_ABCR_RSETUP(2) | \
  385. DAVINCI_ABCR_RSTROBE(6) | \
  386. DAVINCI_ABCR_RHOLD(1) | \
  387. DAVINCI_ABCR_ASIZE_16BIT)
  388. #define CONFIG_SYS_DA850_CS3CFG (DAVINCI_ABCR_WSETUP(1) | \
  389. DAVINCI_ABCR_WSTROBE(2) | \
  390. DAVINCI_ABCR_WHOLD(1) | \
  391. DAVINCI_ABCR_RSETUP(1) | \
  392. DAVINCI_ABCR_RSTROBE(6) | \
  393. DAVINCI_ABCR_RHOLD(1) | \
  394. DAVINCI_ABCR_ASIZE_8BIT)
  395. /*
  396. * NOR Bootconfiguration word:
  397. * Method: Direc boot
  398. * EMIFA access mode: 16 Bit
  399. */
  400. #define CONFIG_SYS_DV_NOR_BOOT_CFG (0x11)
  401. #define CONFIG_POST (CONFIG_SYS_POST_MEMORY)
  402. #define CONFIG_POST_EXTERNAL_WORD_FUNCS
  403. #define CONFIG_SYS_POST_WORD_ADDR DAVINCI_RTC_BASE
  404. #define CONFIG_LOGBUFFER
  405. #define CONFIG_SYS_CONSOLE_IS_IN_ENV
  406. #define CONFIG_BOOTCOUNT_LIMIT
  407. #define CONFIG_SYS_BOOTCOUNT_ADDR DAVINCI_RTC_BASE
  408. #define CONFIG_SYS_BOOTCOUNT_BE
  409. #define CONFIG_SYS_NAND_U_BOOT_DST 0xc0080000
  410. #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x60004000
  411. #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x70000
  412. #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
  413. #endif /* __CONFIG_H */