|
@@ -143,16 +143,4 @@ struct s32ktimer {
|
|
|
#define NON_SECURE_SRAM_END 0x4030E000 /* Not inclusive */
|
|
|
/* base address for indirect vectors (internal boot mode) */
|
|
|
#define SRAM_ROM_VECT_BASE 0x4030D000
|
|
|
-/* Temporary SRAM stack used while low level init is done */
|
|
|
-#define SRAM_SCRATCH_SPACE_ADDR NON_SECURE_SRAM_START
|
|
|
-/* SRAM scratch space entries */
|
|
|
-#define OMAP4_SRAM_SCRATCH_OMAP4_REV SRAM_SCRATCH_SPACE_ADDR
|
|
|
-#define OMAP4_SRAM_SCRATCH_EMIF_T_NUM (SRAM_SCRATCH_SPACE_ADDR + 0xC)
|
|
|
-#define OMAP4_SRAM_SCRATCH_EMIF_T_DEN (SRAM_SCRATCH_SPACE_ADDR + 0x10)
|
|
|
-#define OMAP_SRAM_SCRATCH_PRCM_PTR (SRAM_SCRATCH_SPACE_ADDR + 0x14)
|
|
|
-#define OMAP_SRAM_SCRATCH_DPLLS_PTR (SRAM_SCRATCH_SPACE_ADDR + 0x18)
|
|
|
-#define OMAP_SRAM_SCRATCH_VCORES_PTR (SRAM_SCRATCH_SPACE_ADDR + 0x1C)
|
|
|
-#define OMAP4_SRAM_SCRATCH_SYS_CTRL (SRAM_SCRATCH_SPACE_ADDR + 0x20)
|
|
|
-#define OMAP4_SRAM_SCRATCH_SPACE_END (SRAM_SCRATCH_SPACE_ADDR + 0x24)
|
|
|
-
|
|
|
#endif
|