|
@@ -21,6 +21,7 @@
|
|
#include <common.h>
|
|
#include <common.h>
|
|
#include <command.h>
|
|
#include <command.h>
|
|
#include <asm/io.h>
|
|
#include <asm/io.h>
|
|
|
|
+#include <asm/processor.h>
|
|
#include <malloc.h>
|
|
#include <malloc.h>
|
|
#include <libata.h>
|
|
#include <libata.h>
|
|
#include <fis.h>
|
|
#include <fis.h>
|
|
@@ -191,6 +192,27 @@ int init_sata(int dev)
|
|
/* Wait the controller offline */
|
|
/* Wait the controller offline */
|
|
ata_wait_register(®->hstatus, HSTATUS_ONOFF, 0, 1000);
|
|
ata_wait_register(®->hstatus, HSTATUS_ONOFF, 0, 1000);
|
|
|
|
|
|
|
|
+#if defined(CONFIG_FSL_SATA_V2) && defined(CONFIG_FSL_SATA_ERRATUM_A001)
|
|
|
|
+ /*
|
|
|
|
+ * For P1022/1013 Rev1.0 silicon, after power on SATA host
|
|
|
|
+ * controller is configured in legacy mode instead of the
|
|
|
|
+ * expected enterprise mode. software needs to clear bit[28]
|
|
|
|
+ * of HControl register to change to enterprise mode from
|
|
|
|
+ * legacy mode.
|
|
|
|
+ */
|
|
|
|
+ {
|
|
|
|
+ u32 svr = get_svr();
|
|
|
|
+ if (IS_SVR_REV(svr, 1, 0) &&
|
|
|
|
+ ((SVR_SOC_VER(svr) == SVR_P1022) ||
|
|
|
|
+ (SVR_SOC_VER(svr) == SVR_P1022_E) ||
|
|
|
|
+ (SVR_SOC_VER(svr) == SVR_P1013) ||
|
|
|
|
+ (SVR_SOC_VER(svr) == SVR_P1013_E))) {
|
|
|
|
+ out_le32(®->hstatus, 0x20000000);
|
|
|
|
+ out_le32(®->hcontrol, 0x00000100);
|
|
|
|
+ }
|
|
|
|
+ }
|
|
|
|
+#endif
|
|
|
|
+
|
|
/* Set the command header base address to CHBA register to tell DMA */
|
|
/* Set the command header base address to CHBA register to tell DMA */
|
|
out_le32(®->chba, (u32)cmd_hdr & ~0x3);
|
|
out_le32(®->chba, (u32)cmd_hdr & ~0x3);
|
|
|
|
|