|
@@ -30,6 +30,10 @@
|
|
|
#ifndef __CONFIG_H
|
|
|
#define __CONFIG_H
|
|
|
|
|
|
+#ifdef CONFIG_36BIT
|
|
|
+#define CONFIG_PHYS_64BIT
|
|
|
+#endif
|
|
|
+
|
|
|
#ifdef CONFIG_P1011RDB
|
|
|
#define CONFIG_P1011
|
|
|
#endif
|
|
@@ -123,6 +127,11 @@ extern unsigned long get_board_sys_clk(unsigned long dummy);
|
|
|
|
|
|
#define CONFIG_ENABLE_36BIT_PHYS 1
|
|
|
|
|
|
+#ifdef CONFIG_PHYS_64BIT
|
|
|
+#define CONFIG_ADDR_MAP 1
|
|
|
+#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
|
|
|
+#endif
|
|
|
+
|
|
|
#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
|
|
|
#define CONFIG_SYS_MEMTEST_END 0x1fffffff
|
|
|
#define CONFIG_PANIC_HANG /* do not reset board on panic */
|
|
@@ -144,7 +153,11 @@ extern unsigned long get_board_sys_clk(unsigned long dummy);
|
|
|
* actual resources get mapped (not physical addresses)
|
|
|
*/
|
|
|
#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
|
|
|
-#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of */
|
|
|
+#ifdef CONFIG_PHYS_64BIT
|
|
|
+#define CONFIG_SYS_CCSRBAR_PHYS 0xfffe00000ull
|
|
|
+#else
|
|
|
+#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR
|
|
|
+#endif
|
|
|
/* CCSRBAR */
|
|
|
#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses */
|
|
|
/* CONFIG_SYS_IMMR */
|
|
@@ -197,13 +210,17 @@ extern unsigned long get_board_sys_clk(unsigned long dummy);
|
|
|
*/
|
|
|
#define CONFIG_SYS_FLASH_BASE 0xef000000 /* start of FLASH 16M */
|
|
|
|
|
|
+#ifdef CONFIG_PHYS_64BIT
|
|
|
+#define CONFIG_SYS_FLASH_BASE_PHYS 0xfef000000ull
|
|
|
+#else
|
|
|
#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
|
|
|
+#endif
|
|
|
|
|
|
#define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
|
|
|
BR_PS_16 | BR_V)
|
|
|
#define CONFIG_FLASH_OR_PRELIM 0xff000ff7
|
|
|
|
|
|
-#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
|
|
|
+#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
|
|
|
#define CONFIG_SYS_FLASH_QUIET_TEST
|
|
|
#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
|
|
|
|
|
@@ -231,6 +248,18 @@ extern unsigned long get_board_sys_clk(unsigned long dummy);
|
|
|
|
|
|
#define CONFIG_SYS_INIT_RAM_LOCK 1
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
|
|
|
+#ifdef CONFIG_PHYS_64BIT
|
|
|
+#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
|
|
|
+#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
|
|
|
+/* The assembler doesn't like typecast */
|
|
|
+#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
|
|
|
+ ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
|
|
|
+ CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
|
|
|
+#else
|
|
|
+#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
|
|
|
+#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
|
|
|
+#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
|
|
|
+#endif
|
|
|
#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
|
|
|
|
|
|
#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
|
|
@@ -242,10 +271,20 @@ extern unsigned long get_board_sys_clk(unsigned long dummy);
|
|
|
|
|
|
#ifndef CONFIG_NAND_SPL
|
|
|
#define CONFIG_SYS_NAND_BASE 0xffa00000
|
|
|
+#ifdef CONFIG_PHYS_64BIT
|
|
|
+#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
|
|
|
#else
|
|
|
-#define CONFIG_SYS_NAND_BASE 0xfff00000
|
|
|
+#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
|
|
|
#endif
|
|
|
+#else
|
|
|
+#define CONFIG_SYS_NAND_BASE 0xfff00000
|
|
|
+#ifdef CONFIG_PHYS_64BIT
|
|
|
+#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
|
|
|
+#else
|
|
|
#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
|
|
|
+#endif
|
|
|
+#endif
|
|
|
+
|
|
|
#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
|
|
|
#define CONFIG_SYS_MAX_NAND_DEVICE 1
|
|
|
#define NAND_MAX_CHIPS 1
|
|
@@ -292,7 +331,11 @@ extern unsigned long get_board_sys_clk(unsigned long dummy);
|
|
|
|
|
|
#define CONFIG_SYS_VSC7385_BASE 0xffb00000
|
|
|
|
|
|
+#ifdef CONFIG_PHYS_64BIT
|
|
|
+#define CONFIG_SYS_VSC7385_BASE_PHYS 0xfffb00000ull
|
|
|
+#else
|
|
|
#define CONFIG_SYS_VSC7385_BASE_PHYS CONFIG_SYS_VSC7385_BASE
|
|
|
+#endif
|
|
|
|
|
|
#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE) \
|
|
|
| BR_PS_8 | BR_V)
|
|
@@ -376,23 +419,41 @@ extern unsigned long get_board_sys_clk(unsigned long dummy);
|
|
|
/* controller 2, Slot 2, tgtid 2, Base address 9000 */
|
|
|
#define CONFIG_SYS_PCIE2_NAME "Slot 1"
|
|
|
#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
|
|
|
+#ifdef CONFIG_PHYS_64BIT
|
|
|
+#define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000
|
|
|
+#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
|
|
|
+#else
|
|
|
#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
|
|
|
#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
|
|
|
+#endif
|
|
|
#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
|
|
|
#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
|
|
|
#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
|
|
|
+#ifdef CONFIG_PHYS_64BIT
|
|
|
+#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
|
|
|
+#else
|
|
|
#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
|
|
|
+#endif
|
|
|
#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
|
|
|
|
|
|
/* controller 1, Slot 1, tgtid 1, Base address a000 */
|
|
|
#define CONFIG_SYS_PCIE1_NAME "Slot 2"
|
|
|
#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
|
|
|
+#ifdef CONFIG_PHYS_64BIT
|
|
|
+#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
|
|
|
+#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
|
|
|
+#else
|
|
|
#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
|
|
|
#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
|
|
|
+#endif
|
|
|
#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
|
|
|
#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
|
|
|
#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
|
|
|
+#ifdef CONFIG_PHYS_64BIT
|
|
|
+#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
|
|
|
+#else
|
|
|
#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
|
|
|
+#endif
|
|
|
#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
|
|
|
|
|
|
#define CONFIG_PCI_PNP /* do pci plug-and-play */
|