|
@@ -2,272 +2,144 @@
|
|
|
* U-boot - Configuration file for BF537 STAMP board
|
|
|
*/
|
|
|
|
|
|
-#ifndef __CONFIG_BF537_H__
|
|
|
-#define __CONFIG_BF537_H__
|
|
|
+#ifndef __CONFIG_BF537_STAMP_H__
|
|
|
+#define __CONFIG_BF537_STAMP_H__
|
|
|
|
|
|
#include <asm/blackfin-config-pre.h>
|
|
|
|
|
|
-#define CONFIG_SYS_LONGHELP 1
|
|
|
-#define CONFIG_CMDLINE_EDITING 1
|
|
|
-#define CONFIG_BAUDRATE 57600
|
|
|
-/* Set default serial console for bf537 */
|
|
|
-#define CONFIG_UART_CONSOLE 0
|
|
|
-#define CONFIG_BOOTDELAY 5
|
|
|
-/* define CONFIG_BF537_STAMP_LEDCMD to enable LED command*/
|
|
|
-/*#define CONFIG_BF537_STAMP_LEDCMD 1*/
|
|
|
-
|
|
|
-#define CONFIG_PANIC_HANG 1
|
|
|
|
|
|
-#define CONFIG_BFIN_CPU bf537-0.2
|
|
|
-#define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_BYPASS
|
|
|
-
|
|
|
-#define CONFIG_BFIN_MAC
|
|
|
+/*
|
|
|
+ * Processor Settings
|
|
|
+ */
|
|
|
+#define CONFIG_BFIN_CPU bf537-0.2
|
|
|
+#define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_BYPASS
|
|
|
|
|
|
-/* This sets the default state of the cache on U-Boot's boot */
|
|
|
-#define CONFIG_ICACHE_ON
|
|
|
-#define CONFIG_DCACHE_ON
|
|
|
|
|
|
-/* Define if want to do post memory test */
|
|
|
-#undef CONFIG_POST_TEST
|
|
|
-
|
|
|
-#define CONFIG_RTC_BFIN 1
|
|
|
-#define CONFIG_BOOT_RETRY_TIME -1 /* Enable this if bootretry required, currently its disabled */
|
|
|
-
|
|
|
-/* CONFIG_CLKIN_HZ is any value in Hz */
|
|
|
-#define CONFIG_CLKIN_HZ 25000000
|
|
|
-/* CONFIG_CLKIN_HALF controls what is passed to PLL 0=CLKIN */
|
|
|
-/* 1=CLKIN/2 */
|
|
|
-#define CONFIG_CLKIN_HALF 0
|
|
|
-/* CONFIG_PLL_BYPASS controls if the PLL is used 0=don't bypass */
|
|
|
-/* 1=bypass PLL*/
|
|
|
-#define CONFIG_PLL_BYPASS 0
|
|
|
-/* CONFIG_VCO_MULT controls what the multiplier of the PLL is. */
|
|
|
-/* Values can range from 1-64 */
|
|
|
+/*
|
|
|
+ * Clock Settings
|
|
|
+ * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
|
|
|
+ * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
|
|
|
+ */
|
|
|
+/* CONFIG_CLKIN_HZ is any value in Hz */
|
|
|
+#define CONFIG_CLKIN_HZ 25000000
|
|
|
+/* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
|
|
|
+/* 1 = CLKIN / 2 */
|
|
|
+#define CONFIG_CLKIN_HALF 0
|
|
|
+/* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
|
|
|
+/* 1 = bypass PLL */
|
|
|
+#define CONFIG_PLL_BYPASS 0
|
|
|
+/* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
|
|
|
+/* Values can range from 0-63 (where 0 means 64) */
|
|
|
#define CONFIG_VCO_MULT 20
|
|
|
-/* CONFIG_CCLK_DIV controls what the core clock divider is */
|
|
|
-/* Values can be 1, 2, 4, or 8 ONLY */
|
|
|
+/* CCLK_DIV controls the core clock divider */
|
|
|
+/* Values can be 1, 2, 4, or 8 ONLY */
|
|
|
#define CONFIG_CCLK_DIV 1
|
|
|
-/* CONFIG_SCLK_DIV controls what the peripheral clock divider is*/
|
|
|
-/* Values can range from 1-15 */
|
|
|
+/* SCLK_DIV controls the system clock divider */
|
|
|
+/* Values can range from 1-15 */
|
|
|
#define CONFIG_SCLK_DIV 5
|
|
|
-/* CONFIG_SPI_BAUD controls the SPI peripheral clock divider */
|
|
|
-/* Values can range from 2-65535 */
|
|
|
-/* SCK Frequency = SCLK / (2 * CONFIG_SPI_BAUD) */
|
|
|
-#define CONFIG_SPI_BAUD 2
|
|
|
-#define CONFIG_SPI_BAUD_INITBLOCK 4
|
|
|
-
|
|
|
-#if ( CONFIG_CLKIN_HALF == 0 )
|
|
|
-#define CONFIG_VCO_HZ ( CONFIG_CLKIN_HZ * CONFIG_VCO_MULT )
|
|
|
-#else
|
|
|
-#define CONFIG_VCO_HZ (( CONFIG_CLKIN_HZ * CONFIG_VCO_MULT ) / 2 )
|
|
|
-#endif
|
|
|
-
|
|
|
-#if (CONFIG_PLL_BYPASS == 0)
|
|
|
-#define CONFIG_CCLK_HZ ( CONFIG_VCO_HZ / CONFIG_CCLK_DIV )
|
|
|
-#define CONFIG_SCLK_HZ ( CONFIG_VCO_HZ / CONFIG_SCLK_DIV )
|
|
|
-#else
|
|
|
-#define CONFIG_CCLK_HZ CONFIG_CLKIN_HZ
|
|
|
-#define CONFIG_SCLK_HZ CONFIG_CLKIN_HZ
|
|
|
-#endif
|
|
|
-
|
|
|
-#define CONFIG_MEM_SIZE 64 /* 128, 64, 32, 16 */
|
|
|
-#define CONFIG_MEM_ADD_WDTH 10 /* 8, 9, 10, 11 */
|
|
|
-#define CONFIG_MEM_MT48LC32M8A2_75 1
|
|
|
|
|
|
-#define CONFIG_LOADS_ECHO 1
|
|
|
|
|
|
/*
|
|
|
- * rarpb, bootp or dhcp commands will perform only a
|
|
|
- * configuration lookup from the BOOTP/DHCP server
|
|
|
- * but not try to load any image using TFTP
|
|
|
+ * Memory Settings
|
|
|
*/
|
|
|
-#define CONFIG_SYS_AUTOLOAD "no"
|
|
|
+#define CONFIG_MEM_ADD_WDTH 10
|
|
|
+#define CONFIG_MEM_SIZE 64
|
|
|
+
|
|
|
+#define CONFIG_EBIU_SDRRC_VAL 0x306
|
|
|
+#define CONFIG_EBIU_SDGCTL_VAL 0x91114d
|
|
|
+
|
|
|
+#define CONFIG_EBIU_AMGCTL_VAL 0xFF
|
|
|
+#define CONFIG_EBIU_AMBCTL0_VAL 0x7BB07BB0
|
|
|
+#define CONFIG_EBIU_AMBCTL1_VAL 0xFFC27BB0
|
|
|
+
|
|
|
+#define CONFIG_SYS_MONITOR_LEN (384 * 1024)
|
|
|
+#define CONFIG_SYS_MALLOC_LEN (384 * 1024)
|
|
|
+
|
|
|
|
|
|
/*
|
|
|
* Network Settings
|
|
|
*/
|
|
|
-/* network support */
|
|
|
-#ifdef CONFIG_BFIN_MAC
|
|
|
-#define CONFIG_IPADDR 192.168.0.15
|
|
|
-#define CONFIG_NETMASK 255.255.255.0
|
|
|
-#define CONFIG_GATEWAYIP 192.168.0.1
|
|
|
-#define CONFIG_SERVERIP 192.168.0.2
|
|
|
-#define CONFIG_HOSTNAME BF537
|
|
|
+#ifndef __ADSPBF534__
|
|
|
+#define ADI_CMDS_NETWORK 1
|
|
|
+#define CONFIG_BFIN_MAC
|
|
|
+#define CONFIG_NETCONSOLE 1
|
|
|
+#define CONFIG_NET_MULTI 1
|
|
|
#endif
|
|
|
-
|
|
|
-#define CONFIG_ROOTPATH /romfs
|
|
|
+#define CONFIG_HOSTNAME bf537-stamp
|
|
|
/* Uncomment next line to use fixed MAC address */
|
|
|
/* #define CONFIG_ETHADDR 02:80:ad:20:31:e8 */
|
|
|
-/* This is the routine that copies the MAC in Flash to the 'ethaddr' setting */
|
|
|
-
|
|
|
-#define CONFIG_SYS_LONGHELP 1
|
|
|
-#define CONFIG_BOOTDELAY 5
|
|
|
-#define CONFIG_BOOT_RETRY_TIME -1 /* Enable this if bootretry required, currently its disabled */
|
|
|
-#define CONFIG_BOOTCOMMAND "run ramboot"
|
|
|
-
|
|
|
-#if defined(CONFIG_POST_TEST)
|
|
|
-/* POST support */
|
|
|
-#define CONFIG_POST ( CONFIG_SYS_POST_MEMORY | \
|
|
|
- CONFIG_SYS_POST_UART | \
|
|
|
- CONFIG_SYS_POST_FLASH | \
|
|
|
- CONFIG_SYS_POST_ETHER | \
|
|
|
- CONFIG_SYS_POST_LED | \
|
|
|
- CONFIG_SYS_POST_BUTTON)
|
|
|
-#else
|
|
|
-#undef CONFIG_POST
|
|
|
-#endif
|
|
|
|
|
|
-#ifdef CONFIG_POST
|
|
|
-#define FLASH_START_POST_BLOCK 11 /* Should > = 11 */
|
|
|
-#define FLASH_END_POST_BLOCK 71 /* Should < = 71 */
|
|
|
-#endif
|
|
|
-
|
|
|
-/* CF-CARD IDE-HDD Support */
|
|
|
-
|
|
|
-/* #define CONFIG_BFIN_TRUE_IDE */ /* Add CF flash card support */
|
|
|
-/* #define CONFIG_BFIN_CF_IDE */ /* Add CF flash card support */
|
|
|
-/* #define CONFIG_BFIN_HDD_IDE */ /* Add IDE Disk Drive (HDD) support */
|
|
|
-
|
|
|
-#if defined(CONFIG_BFIN_CF_IDE) || defined(CONFIG_BFIN_HDD_IDE) || defined(CONFIG_BFIN_TRUE_IDE)
|
|
|
-# define CONFIG_BFIN_IDE 1
|
|
|
-#endif
|
|
|
-
|
|
|
-/*#define CONFIG_BF537_NAND */ /* Add nand flash support */
|
|
|
-
|
|
|
-#define CONFIG_NETCONSOLE 1
|
|
|
-#define CONFIG_NET_MULTI 1
|
|
|
|
|
|
/*
|
|
|
- * BOOTP options
|
|
|
+ * Flash Settings
|
|
|
*/
|
|
|
-#define CONFIG_BOOTP_BOOTFILESIZE
|
|
|
-#define CONFIG_BOOTP_BOOTPATH
|
|
|
-#define CONFIG_BOOTP_GATEWAY
|
|
|
-#define CONFIG_BOOTP_HOSTNAME
|
|
|
+#define CONFIG_FLASH_CFI_DRIVER
|
|
|
+#define CONFIG_SYS_FLASH_BASE 0x20000000
|
|
|
+#define CONFIG_SYS_FLASH_CFI
|
|
|
+#define CONFIG_SYS_FLASH_PROTECTION
|
|
|
+#define CONFIG_SYS_MAX_FLASH_BANKS 1
|
|
|
+/* some have 67 sectors (M29W320DB), but newer have 71 (M29W320EB) */
|
|
|
+#define CONFIG_SYS_MAX_FLASH_SECT 71
|
|
|
|
|
|
|
|
|
/*
|
|
|
- * Command line configuration.
|
|
|
+ * SPI Settings
|
|
|
*/
|
|
|
-#include <config_cmd_default.h>
|
|
|
+#define CONFIG_BFIN_SPI
|
|
|
+#define CONFIG_ENV_SPI_MAX_HZ 30000000
|
|
|
+#define CONFIG_SF_DEFAULT_HZ 30000000
|
|
|
+#define CONFIG_SPI_FLASH
|
|
|
+#define CONFIG_SPI_FLASH_ATMEL
|
|
|
+#define CONFIG_SPI_FLASH_SPANSION
|
|
|
+#define CONFIG_SPI_FLASH_STMICRO
|
|
|
+#define CONFIG_SPI_FLASH_WINBOND
|
|
|
|
|
|
-#define CONFIG_CMD_ELF
|
|
|
-#define CONFIG_CMD_I2C
|
|
|
-#define CONFIG_CMD_CACHE
|
|
|
-#define CONFIG_CMD_JFFS2
|
|
|
-#define CONFIG_CMD_EEPROM
|
|
|
-#define CONFIG_CMD_DATE
|
|
|
|
|
|
-#ifndef CONFIG_BFIN_MAC
|
|
|
-#undef CONFIG_CMD_NET
|
|
|
+/*
|
|
|
+ * Env Storage Settings
|
|
|
+ */
|
|
|
+#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
|
|
|
+#define CONFIG_ENV_IS_IN_SPI_FLASH
|
|
|
+#define CONFIG_ENV_OFFSET 0x4000
|
|
|
+#define CONFIG_ENV_SIZE 0x2000
|
|
|
+#define CONFIG_ENV_SECT_SIZE 0x2000
|
|
|
#else
|
|
|
-#define CONFIG_CMD_PING
|
|
|
-#endif
|
|
|
-
|
|
|
-#if defined(CONFIG_BFIN_CF_IDE) \
|
|
|
- || defined(CONFIG_BFIN_HDD_IDE) \
|
|
|
- || defined(CONFIG_BFIN_TRUE_IDE)
|
|
|
-#define CONFIG_CMD_IDE
|
|
|
-#endif
|
|
|
-
|
|
|
-#define CONFIG_CMD_DHCP
|
|
|
-
|
|
|
-#if defined(CONFIG_POST)
|
|
|
-#define CONFIG_CMD_DIAG
|
|
|
-#endif
|
|
|
-
|
|
|
-#ifdef CONFIG_BF537_NAND
|
|
|
-#define CONFIG_CMD_NAND
|
|
|
+#define CONFIG_ENV_IS_IN_FLASH
|
|
|
+#define CONFIG_ENV_OFFSET 0x4000
|
|
|
+#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
|
|
|
+#define CONFIG_ENV_SIZE 0x2000
|
|
|
+#define CONFIG_ENV_SECT_SIZE 0x2000
|
|
|
#endif
|
|
|
-
|
|
|
-
|
|
|
-#define CONFIG_BOOTARGS "root=/dev/mtdblock0 rw console=ttyBF0,57600"
|
|
|
-#define CONFIG_LOADADDR 0x1000000
|
|
|
-
|
|
|
-#define CONFIG_EXTRA_ENV_SETTINGS \
|
|
|
- "ramargs=setenv bootargs root=/dev/mtdblock0 rw console=ttyBF0,57600\0" \
|
|
|
- "nfsargs=setenv bootargs root=/dev/nfs rw " \
|
|
|
- "nfsroot=$(serverip):$(rootpath) console=ttyBF0,57600\0"\
|
|
|
- "addip=setenv bootargs $(bootargs) " \
|
|
|
- "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
|
|
|
- ":$(hostname):eth0:off\0" \
|
|
|
- "ramboot=tftpboot $(loadaddr) linux;" \
|
|
|
- "run ramargs;run addip;bootelf\0" \
|
|
|
- "nfsboot=tftpboot $(loadaddr) linux;" \
|
|
|
- "run nfsargs;run addip;bootelf\0" \
|
|
|
- "flashboot=bootm 0x20100000\0" \
|
|
|
- "update=tftpboot $(loadaddr) u-boot.bin;" \
|
|
|
- "protect off 0x20000000 0x2007FFFF;" \
|
|
|
- "erase 0x20000000 0x2007FFFF;cp.b 0x1000000 0x20000000 $(filesize)\0" \
|
|
|
- ""
|
|
|
-
|
|
|
-#define CONFIG_SYS_PROMPT "bfin> " /* Monitor Command Prompt */
|
|
|
-
|
|
|
-#if defined(CONFIG_CMD_KGDB)
|
|
|
-#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
|
|
|
+#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_BYPASS)
|
|
|
+#define ENV_IS_EMBEDDED
|
|
|
#else
|
|
|
-#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
|
|
|
+#define ENV_IS_EMBEDDED_CUSTOM
|
|
|
#endif
|
|
|
-#define CONFIG_SYS_MAX_RAM_SIZE (CONFIG_MEM_SIZE * 1024*1024)
|
|
|
-#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
|
|
|
-#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
|
|
|
-#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
|
|
|
-#define CONFIG_SYS_MEMTEST_START 0x0 /* memtest works on */
|
|
|
-#define CONFIG_SYS_MEMTEST_END ( (CONFIG_MEM_SIZE - 1) * 1024*1024) /* 1 ... 63 MB in DRAM */
|
|
|
-#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR /* default load address */
|
|
|
-#define CONFIG_SYS_HZ 1000 /* decrementer freq: 10 ms ticks */
|
|
|
-#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
|
|
|
-#define CONFIG_SYS_SDRAM_BASE 0x00000000
|
|
|
-
|
|
|
-#define CONFIG_SYS_FLASH_BASE 0x20000000
|
|
|
-#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
|
|
|
-#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
|
|
|
-#define CONFIG_SYS_FLASH_PROTECTION
|
|
|
-#define CONFIG_SYS_MAX_FLASH_BANKS 1
|
|
|
-#define CONFIG_SYS_MAX_FLASH_SECT 71 /* some have 67 sectors (M29W320DB), but newer have 71 (M29W320EB) */
|
|
|
|
|
|
-#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
|
|
|
-#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_MAX_RAM_SIZE - CONFIG_SYS_MONITOR_LEN)
|
|
|
-#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
|
|
|
-#define CONFIG_SYS_MALLOC_BASE (CONFIG_SYS_MONITOR_BASE - CONFIG_SYS_MALLOC_LEN)
|
|
|
-#define CONFIG_SYS_GBL_DATA_SIZE 0x4000
|
|
|
-#define CONFIG_SYS_GBL_DATA_ADDR (CONFIG_SYS_MALLOC_BASE - CONFIG_SYS_GBL_DATA_SIZE)
|
|
|
-#define CONFIG_STACKBASE (CONFIG_SYS_GBL_DATA_ADDR - 4)
|
|
|
|
|
|
-#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
|
|
|
-#define CONFIG_ENV_IS_IN_EEPROM 1
|
|
|
-#define CONFIG_ENV_OFFSET 0x4000
|
|
|
-#define CONFIG_ENV_HEADER (CONFIG_ENV_OFFSET + 0x16e) /* 0x12A is the length of LDR file header */
|
|
|
-#else
|
|
|
-#define CONFIG_ENV_IS_IN_FLASH 1
|
|
|
-#define CONFIG_ENV_ADDR 0x20004000
|
|
|
-#define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
|
|
|
-#endif
|
|
|
-#define CONFIG_ENV_SIZE 0x2000
|
|
|
-#define CONFIG_ENV_SECT_SIZE 0x2000 /* Total Size of Environment Sector */
|
|
|
-#define ENV_IS_EMBEDDED
|
|
|
-
|
|
|
-/* JFFS Partition offset set */
|
|
|
-#define CONFIG_SYS_JFFS2_FIRST_BANK 0
|
|
|
-#define CONFIG_SYS_JFFS2_NUM_BANKS 1
|
|
|
-/* 512k reserved for u-boot */
|
|
|
-#define CONFIG_SYS_JFFS2_FIRST_SECTOR 15
|
|
|
+/*
|
|
|
+ * I2C Settings
|
|
|
+ */
|
|
|
+#define CONFIG_BFIN_TWI_I2C 1
|
|
|
+#define CONFIG_HARD_I2C 1
|
|
|
+#define CONFIG_SYS_I2C_SPEED 50000
|
|
|
+#define CONFIG_SYS_I2C_SLAVE 0
|
|
|
|
|
|
-#define CONFIG_SPI
|
|
|
|
|
|
/*
|
|
|
- * Stack sizes
|
|
|
+ * SPI_MMC Settings
|
|
|
*/
|
|
|
-#define CONFIG_STACKSIZE (128*1024) /* regular stack */
|
|
|
+#define CONFIG_MMC
|
|
|
+#define CONFIG_BFIN_SPI_MMC
|
|
|
|
|
|
-#define POLL_MODE 1
|
|
|
-#define FLASH_TOT_SECT 71
|
|
|
-#define FLASH_SIZE 0x400000
|
|
|
-#define CONFIG_SYS_FLASH_SIZE 0x400000
|
|
|
|
|
|
/*
|
|
|
- * Board NAND Infomation
|
|
|
+ * NAND Settings
|
|
|
*/
|
|
|
+/* #define CONFIG_BF537_NAND */
|
|
|
+#ifdef CONFIG_BF537_NAND
|
|
|
+# define CONFIG_CMD_NAND
|
|
|
+#endif
|
|
|
|
|
|
#define CONFIG_SYS_NAND_ADDR 0x20212000
|
|
|
#define CONFIG_SYS_NAND_BASE CONFIG_SYS_NAND_ADDR
|
|
@@ -280,56 +152,35 @@
|
|
|
#define NAND_MAX_FLOORS 1
|
|
|
#define BFIN_NAND_READY PF3
|
|
|
|
|
|
-#define NAND_WAIT_READY(nand) \
|
|
|
- do { \
|
|
|
- int timeout = 0; \
|
|
|
- while(!(*pPORTFIO & PF3)) \
|
|
|
- if (timeout++ > 100000) \
|
|
|
- break; \
|
|
|
+#define NAND_WAIT_READY(nand) \
|
|
|
+ do { \
|
|
|
+ int timeout = 0; \
|
|
|
+ while (!(*pPORTFIO & PF3)) \
|
|
|
+ if (timeout++ > 100000) \
|
|
|
+ break; \
|
|
|
} while (0)
|
|
|
|
|
|
-#define BFIN_NAND_CLE (1<<2) /* A2 -> Command Enable */
|
|
|
-#define BFIN_NAND_ALE (1<<1) /* A1 -> Address Enable */
|
|
|
-
|
|
|
-#define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr | BFIN_NAND_CLE) = (__u8)(d); } while(0)
|
|
|
-#define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr | BFIN_NAND_ALE) = (__u8)(d); } while(0)
|
|
|
-#define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
|
|
|
-#define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
|
|
|
-
|
|
|
-/*
|
|
|
- * Initialize PSD4256 registers for using I2C
|
|
|
- */
|
|
|
-#define CONFIG_MISC_INIT_R
|
|
|
+#define BFIN_NAND_CLE (1 << 2) /* A2 -> Command Enable */
|
|
|
+#define BFIN_NAND_ALE (1 << 1) /* A1 -> Address Enable */
|
|
|
+#define WRITE_NAND_COMMAND(d, adr) bfin_write8(adr | BFIN_NAND_CLE, d)
|
|
|
+#define WRITE_NAND_ADDRESS(d, adr) bfin_write8(adr | BFIN_NAND_ALE, d)
|
|
|
+#define WRITE_NAND(d, adr) bfin_write8(adr, d)
|
|
|
+#define READ_NAND(adr) bfin_read8(adr)
|
|
|
|
|
|
-#define CONFIG_SYS_BOOTM_LEN 0x4000000 /* Large Image Length, set to 64 Meg */
|
|
|
|
|
|
/*
|
|
|
- * I2C settings
|
|
|
+ * CF-CARD IDE-HDD Support
|
|
|
*/
|
|
|
-#define CONFIG_HARD_I2C 1
|
|
|
-#define CONFIG_BFIN_TWI_I2C 1
|
|
|
-#define CONFIG_SYS_I2C_SPEED 50000
|
|
|
-#define CONFIG_SYS_I2C_SLAVE 0
|
|
|
-
|
|
|
-#define CONFIG_EBIU_SDRRC_VAL 0x306
|
|
|
-#define CONFIG_EBIU_SDGCTL_VAL 0x91114d
|
|
|
-#define CONFIG_EBIU_SDBCTL_VAL 0x25
|
|
|
-
|
|
|
-#define CONFIG_EBIU_AMGCTL_VAL 0xFF
|
|
|
-#define CONFIG_EBIU_AMBCTL0_VAL 0x7BB07BB0
|
|
|
-#define CONFIG_EBIU_AMBCTL1_VAL 0xFFC27BB0
|
|
|
-
|
|
|
-/* 0xFF, 0x7BB07BB0, 0x22547BB0 */
|
|
|
-/* #define AMGCTLVAL (AMBEN_P0 | AMBEN_P1 | AMBEN_P2 | AMCKEN)
|
|
|
-#define AMBCTL0VAL (B1WAT_7 | B1RAT_11 | B1HT_2 | B1ST_3 | B1TT_4 | ~B1RDYPOL | \
|
|
|
- ~B1RDYEN | B0WAT_7 | B0RAT_11 | B0HT_2 | B0ST_3 | B0TT_4 | ~B0RDYPOL | ~B0RDYEN)
|
|
|
-#define AMBCTL1VAL (B3WAT_2 | B3RAT_2 | B3HT_1 | B3ST_1 | B3TT_4 | B3RDYPOL | ~B3RDYEN | \
|
|
|
- B2WAT_7 | B2RAT_11 | B2HT_2 | B2ST_3 | B2TT_4 | ~B2RDYPOL | ~B2RDYEN)
|
|
|
-*/
|
|
|
+/* #define CONFIG_BFIN_TRUE_IDE */ /* Add CF flash card support */
|
|
|
+/* #define CONFIG_BFIN_CF_IDE */ /* Add CF flash card support */
|
|
|
+/* #define CONFIG_BFIN_HDD_IDE */ /* Add IDE Disk Drive (HDD) support */
|
|
|
|
|
|
-#define AMGCTLVAL 0xFF
|
|
|
-#define AMBCTL0VAL 0x7BB07BB0
|
|
|
-#define AMBCTL1VAL 0xFFC27BB0
|
|
|
+#if defined(CONFIG_BFIN_CF_IDE) || \
|
|
|
+ defined(CONFIG_BFIN_HDD_IDE) || \
|
|
|
+ defined(CONFIG_BFIN_TRUE_IDE)
|
|
|
+# define CONFIG_BFIN_IDE 1
|
|
|
+# define CONFIG_CMD_IDE
|
|
|
+#endif
|
|
|
|
|
|
#if defined(CONFIG_BFIN_IDE)
|
|
|
|
|
@@ -341,11 +192,11 @@
|
|
|
#undef CONFIG_IDE_LED /* no led for ide supported */
|
|
|
#undef CONFIG_IDE_RESET /* no reset for ide supported */
|
|
|
|
|
|
-#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */
|
|
|
-#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
|
|
|
+#define CONFIG_SYS_IDE_MAXBUS 1
|
|
|
+#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS * 1)
|
|
|
|
|
|
-#undef AMBCTL1VAL
|
|
|
-#define AMBCTL1VAL 0xFFC3FFC3
|
|
|
+#undef CONFIG_EBIU_AMBCTL1_VAL
|
|
|
+#define CONFIG_EBIU_AMBCTL1_VAL 0xFFC3FFC3
|
|
|
|
|
|
#define CONFIG_CF_ATASEL_DIS 0x20311800
|
|
|
#define CONFIG_CF_ATASEL_ENA 0x20311802
|
|
@@ -357,34 +208,54 @@
|
|
|
*/
|
|
|
#define CONFIG_SYS_ATA_BASE_ADDR 0x2031C000
|
|
|
#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
|
|
|
-#define CONFIG_SYS_ATA_DATA_OFFSET 0x0020 /* Offset for data I/O */
|
|
|
-#define CONFIG_SYS_ATA_REG_OFFSET 0x0020 /* Offset for normal register accesses */
|
|
|
-#define CONFIG_SYS_ATA_ALT_OFFSET 0x001C /* Offset for alternate registers */
|
|
|
+#define CONFIG_SYS_ATA_DATA_OFFSET 0x0020 /* data I/O */
|
|
|
+#define CONFIG_SYS_ATA_REG_OFFSET 0x0020 /* normal register accesses */
|
|
|
+#define CONFIG_SYS_ATA_ALT_OFFSET 0x001C /* alternate registers */
|
|
|
#define CONFIG_SYS_ATA_STRIDE 2 /* CF.A0 --> Blackfin.Ax */
|
|
|
-#endif /* CONFIG_BFIN_TRUE_IDE */
|
|
|
|
|
|
-#if defined(CONFIG_BFIN_CF_IDE) /* USE CompactFlash Storage Card in the common memory space */
|
|
|
+#elif defined(CONFIG_BFIN_CF_IDE)
|
|
|
#define CONFIG_SYS_ATA_BASE_ADDR 0x20211800
|
|
|
#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
|
|
|
-#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
|
|
|
-#define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
|
|
|
-#define CONFIG_SYS_ATA_ALT_OFFSET 0x000E /* Offset for alternate registers */
|
|
|
+#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* data I/O */
|
|
|
+#define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* normal register accesses */
|
|
|
+#define CONFIG_SYS_ATA_ALT_OFFSET 0x000E /* alternate registers */
|
|
|
#define CONFIG_SYS_ATA_STRIDE 1 /* CF.A0 --> Blackfin.Ax */
|
|
|
-#endif /* CONFIG_BFIN_CF_IDE */
|
|
|
|
|
|
-#if defined(CONFIG_BFIN_HDD_IDE) /* USE TRUE IDE */
|
|
|
+#elif defined(CONFIG_BFIN_HDD_IDE)
|
|
|
#define CONFIG_SYS_ATA_BASE_ADDR 0x20314000
|
|
|
#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
|
|
|
-#define CONFIG_SYS_ATA_DATA_OFFSET 0x0020 /* Offset for data I/O */
|
|
|
-#define CONFIG_SYS_ATA_REG_OFFSET 0x0020 /* Offset for normal register accesses */
|
|
|
-#define CONFIG_SYS_ATA_ALT_OFFSET 0x001C /* Offset for alternate registers */
|
|
|
+#define CONFIG_SYS_ATA_DATA_OFFSET 0x0020 /* data I/O */
|
|
|
+#define CONFIG_SYS_ATA_REG_OFFSET 0x0020 /* normal register accesses */
|
|
|
+#define CONFIG_SYS_ATA_ALT_OFFSET 0x001C /* alternate registers */
|
|
|
#define CONFIG_SYS_ATA_STRIDE 2 /* CF.A0 --> Blackfin.A1 */
|
|
|
-
|
|
|
#undef CONFIG_SCLK_DIV
|
|
|
#define CONFIG_SCLK_DIV 8
|
|
|
-#endif /* CONFIG_BFIN_HDD_IDE */
|
|
|
+#endif
|
|
|
+
|
|
|
+#endif
|
|
|
|
|
|
-#endif /*CONFIG_BFIN_IDE */
|
|
|
+
|
|
|
+/*
|
|
|
+ * Misc Settings
|
|
|
+ */
|
|
|
+#define CONFIG_MISC_INIT_R
|
|
|
+#define CONFIG_RTC_BFIN
|
|
|
+#define CONFIG_UART_CONSOLE 0
|
|
|
+
|
|
|
+/* #define CONFIG_BF537_STAMP_LEDCMD 1 */
|
|
|
+
|
|
|
+/* Define if want to do post memory test */
|
|
|
+#undef CONFIG_POST
|
|
|
+#ifdef CONFIG_POST
|
|
|
+#define FLASH_START_POST_BLOCK 11 /* Should > = 11 */
|
|
|
+#define FLASH_END_POST_BLOCK 71 /* Should < = 71 */
|
|
|
+#endif
|
|
|
+
|
|
|
+
|
|
|
+/*
|
|
|
+ * Pull in common ADI header for remaining command/environment setup
|
|
|
+ */
|
|
|
+#include <configs/bfin_adi_common.h>
|
|
|
|
|
|
#include <asm/blackfin-config-post.h>
|
|
|
|