|
@@ -337,7 +337,6 @@
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_CPU_A003999
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_DDR_A003
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_DDR_A003474
|
|
|
-#define CONFIG_SYS_FSL_SRIO_PCIE_BOOT_MASTER
|
|
|
#define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
|
|
|
#define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
|
|
|
#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
|
|
@@ -371,7 +370,6 @@
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_CPU_A003999
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_DDR_A003
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_DDR_A003474
|
|
|
-#define CONFIG_SYS_FSL_SRIO_PCIE_BOOT_MASTER
|
|
|
#define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
|
|
|
#define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
|
|
|
#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
|
|
@@ -413,7 +411,6 @@
|
|
|
#define CONFIG_SYS_P4080_ERRATUM_SERDES_A005
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_CPU_A003999
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_DDR_A003474
|
|
|
-#define CONFIG_SYS_FSL_SRIO_PCIE_BOOT_MASTER
|
|
|
#define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
|
|
|
#define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
|
|
|
#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
|
|
@@ -449,7 +446,6 @@
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_USB14
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_DDR_A003
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_DDR_A003474
|
|
|
-#define CONFIG_SYS_FSL_SRIO_PCIE_BOOT_MASTER
|
|
|
#define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
|
|
|
#define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
|
|
|
#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
|