|
@@ -74,11 +74,11 @@ DATA 0xFFD0140C 0x00000a33 # DDR Timing (High)
|
|
# bit12-11: TW2W
|
|
# bit12-11: TW2W
|
|
# bit31-13: zero required
|
|
# bit31-13: zero required
|
|
|
|
|
|
-DATA 0xFFD01410 0x00000099 # DDR Address Control
|
|
|
|
-# bit1-0: 01, Cs0width=x16
|
|
|
|
-# bit3-2: 10, Cs0size=512Mb
|
|
|
|
-# bit5-4: 01, Cs1width=x16
|
|
|
|
-# bit7-6: 10, Cs1size=512Mb
|
|
|
|
|
|
+DATA 0xFFD01410 0x000000cc # DDR Address Control
|
|
|
|
+# bit1-0: 00, Cs0width=x8
|
|
|
|
+# bit3-2: 11, Cs0size=1Gb
|
|
|
|
+# bit5-4: 00, Cs1width=x8
|
|
|
|
+# bit7-6: 11, Cs1size=1Gb
|
|
# bit9-8: 00, Cs2width=nonexistent
|
|
# bit9-8: 00, Cs2width=nonexistent
|
|
# bit11-10: 00, Cs2size =nonexistent
|
|
# bit11-10: 00, Cs2size =nonexistent
|
|
# bit13-12: 00, Cs3width=nonexistent
|
|
# bit13-12: 00, Cs3width=nonexistent
|