|
@@ -3,7 +3,7 @@
|
|
* (C) Copyright 2000-2003
|
|
* (C) Copyright 2000-2003
|
|
* Wolfgang Denk, DENX Software Engineering, wd@denx.de.
|
|
* Wolfgang Denk, DENX Software Engineering, wd@denx.de.
|
|
*
|
|
*
|
|
- * (C) Copyright 2007 Freescale Semiconductor, Inc.
|
|
|
|
|
|
+ * (C) Copyright 2007, 2012 Freescale Semiconductor, Inc.
|
|
* TsiChung Liew (Tsi-Chung.Liew@freescale.com)
|
|
* TsiChung Liew (Tsi-Chung.Liew@freescale.com)
|
|
*
|
|
*
|
|
* See file CREDITS for list of people who contributed to this
|
|
* See file CREDITS for list of people who contributed to this
|
|
@@ -28,6 +28,7 @@
|
|
#include <common.h>
|
|
#include <common.h>
|
|
#include <watchdog.h>
|
|
#include <watchdog.h>
|
|
#include <asm/immap.h>
|
|
#include <asm/immap.h>
|
|
|
|
+#include <asm/io.h>
|
|
|
|
|
|
#if defined(CONFIG_CMD_NET)
|
|
#if defined(CONFIG_CMD_NET)
|
|
#include <config.h>
|
|
#include <config.h>
|
|
@@ -44,74 +45,74 @@
|
|
*/
|
|
*/
|
|
void cpu_init_f(void)
|
|
void cpu_init_f(void)
|
|
{
|
|
{
|
|
- volatile gpio_t *gpio = (gpio_t *) MMAP_GPIO;
|
|
|
|
- volatile fbcs_t *fbcs = (fbcs_t *) MMAP_FBCS;
|
|
|
|
- volatile wdog_t *wdog = (wdog_t *) MMAP_WDOG;
|
|
|
|
- volatile scm_t *scm = (scm_t *) MMAP_SCM;
|
|
|
|
|
|
+ gpio_t *gpio = (gpio_t *) MMAP_GPIO;
|
|
|
|
+ fbcs_t *fbcs = (fbcs_t *) MMAP_FBCS;
|
|
|
|
+ wdog_t *wdog = (wdog_t *) MMAP_WDOG;
|
|
|
|
+ scm_t *scm = (scm_t *) MMAP_SCM;
|
|
|
|
|
|
/* watchdog is enabled by default - disable the watchdog */
|
|
/* watchdog is enabled by default - disable the watchdog */
|
|
#ifndef CONFIG_WATCHDOG
|
|
#ifndef CONFIG_WATCHDOG
|
|
- wdog->cr = 0;
|
|
|
|
|
|
+ out_be16(&wdog->cr, 0);
|
|
#endif
|
|
#endif
|
|
|
|
|
|
- scm->rambar = (CONFIG_SYS_INIT_RAM_ADDR | SCM_RAMBAR_BDE);
|
|
|
|
|
|
+ out_be32(&scm->rambar, CONFIG_SYS_INIT_RAM_ADDR | SCM_RAMBAR_BDE);
|
|
|
|
|
|
/* Port configuration */
|
|
/* Port configuration */
|
|
- gpio->par_cs = 0;
|
|
|
|
|
|
+ out_8(&gpio->par_cs, 0);
|
|
|
|
|
|
#if (defined(CONFIG_SYS_CS0_BASE) && defined(CONFIG_SYS_CS0_MASK) && defined(CONFIG_SYS_CS0_CTRL))
|
|
#if (defined(CONFIG_SYS_CS0_BASE) && defined(CONFIG_SYS_CS0_MASK) && defined(CONFIG_SYS_CS0_CTRL))
|
|
- fbcs->csar0 = CONFIG_SYS_CS0_BASE;
|
|
|
|
- fbcs->cscr0 = CONFIG_SYS_CS0_CTRL;
|
|
|
|
- fbcs->csmr0 = CONFIG_SYS_CS0_MASK;
|
|
|
|
|
|
+ out_be32(&fbcs->csar0, CONFIG_SYS_CS0_BASE);
|
|
|
|
+ out_be32(&fbcs->cscr0, CONFIG_SYS_CS0_CTRL);
|
|
|
|
+ out_be32(&fbcs->csmr0, CONFIG_SYS_CS0_MASK);
|
|
#endif
|
|
#endif
|
|
|
|
|
|
#if (defined(CONFIG_SYS_CS1_BASE) && defined(CONFIG_SYS_CS1_MASK) && defined(CONFIG_SYS_CS1_CTRL))
|
|
#if (defined(CONFIG_SYS_CS1_BASE) && defined(CONFIG_SYS_CS1_MASK) && defined(CONFIG_SYS_CS1_CTRL))
|
|
- gpio->par_cs |= GPIO_PAR_CS_CS1;
|
|
|
|
- fbcs->csar1 = CONFIG_SYS_CS1_BASE;
|
|
|
|
- fbcs->cscr1 = CONFIG_SYS_CS1_CTRL;
|
|
|
|
- fbcs->csmr1 = CONFIG_SYS_CS1_MASK;
|
|
|
|
|
|
+ setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS1);
|
|
|
|
+ out_be32(&fbcs->csar1, CONFIG_SYS_CS1_BASE);
|
|
|
|
+ out_be32(&fbcs->cscr1, CONFIG_SYS_CS1_CTRL);
|
|
|
|
+ out_be32(&fbcs->csmr1, CONFIG_SYS_CS1_MASK);
|
|
#endif
|
|
#endif
|
|
|
|
|
|
#if (defined(CONFIG_SYS_CS2_BASE) && defined(CONFIG_SYS_CS2_MASK) && defined(CONFIG_SYS_CS2_CTRL))
|
|
#if (defined(CONFIG_SYS_CS2_BASE) && defined(CONFIG_SYS_CS2_MASK) && defined(CONFIG_SYS_CS2_CTRL))
|
|
- gpio->par_cs |= GPIO_PAR_CS_CS2;
|
|
|
|
- fbcs->csar2 = CONFIG_SYS_CS2_BASE;
|
|
|
|
- fbcs->cscr2 = CONFIG_SYS_CS2_CTRL;
|
|
|
|
- fbcs->csmr2 = CONFIG_SYS_CS2_MASK;
|
|
|
|
|
|
+ setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS2);
|
|
|
|
+ out_be32(&fbcs->csar2, CONFIG_SYS_CS2_BASE);
|
|
|
|
+ out_be32(&fbcs->cscr2, CONFIG_SYS_CS2_CTRL);
|
|
|
|
+ out_be32(&fbcs->csmr2, CONFIG_SYS_CS2_MASK);
|
|
#endif
|
|
#endif
|
|
|
|
|
|
#if (defined(CONFIG_SYS_CS3_BASE) && defined(CONFIG_SYS_CS3_MASK) && defined(CONFIG_SYS_CS3_CTRL))
|
|
#if (defined(CONFIG_SYS_CS3_BASE) && defined(CONFIG_SYS_CS3_MASK) && defined(CONFIG_SYS_CS3_CTRL))
|
|
- gpio->par_cs |= GPIO_PAR_CS_CS3;
|
|
|
|
- fbcs->csar3 = CONFIG_SYS_CS3_BASE;
|
|
|
|
- fbcs->cscr3 = CONFIG_SYS_CS3_CTRL;
|
|
|
|
- fbcs->csmr3 = CONFIG_SYS_CS3_MASK;
|
|
|
|
|
|
+ setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS3);
|
|
|
|
+ out_be32(&fbcs->csar3, CONFIG_SYS_CS3_BASE);
|
|
|
|
+ out_be32(&fbcs->cscr3, CONFIG_SYS_CS3_CTRL);
|
|
|
|
+ out_be32(&fbcs->csmr3, CONFIG_SYS_CS3_MASK);
|
|
#endif
|
|
#endif
|
|
|
|
|
|
#if (defined(CONFIG_SYS_CS4_BASE) && defined(CONFIG_SYS_CS4_MASK) && defined(CONFIG_SYS_CS4_CTRL))
|
|
#if (defined(CONFIG_SYS_CS4_BASE) && defined(CONFIG_SYS_CS4_MASK) && defined(CONFIG_SYS_CS4_CTRL))
|
|
- gpio->par_cs |= GPIO_PAR_CS_CS4;
|
|
|
|
- fbcs->csar4 = CONFIG_SYS_CS4_BASE;
|
|
|
|
- fbcs->cscr4 = CONFIG_SYS_CS4_CTRL;
|
|
|
|
- fbcs->csmr4 = CONFIG_SYS_CS4_MASK;
|
|
|
|
|
|
+ setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS4);
|
|
|
|
+ out_be32(&fbcs->csar4, CONFIG_SYS_CS4_BASE);
|
|
|
|
+ out_be32(&fbcs->cscr4, CONFIG_SYS_CS4_CTRL);
|
|
|
|
+ out_be32(&fbcs->csmr4, CONFIG_SYS_CS4_MASK);
|
|
#endif
|
|
#endif
|
|
|
|
|
|
#if (defined(CONFIG_SYS_CS5_BASE) && defined(CONFIG_SYS_CS5_MASK) && defined(CONFIG_SYS_CS5_CTRL))
|
|
#if (defined(CONFIG_SYS_CS5_BASE) && defined(CONFIG_SYS_CS5_MASK) && defined(CONFIG_SYS_CS5_CTRL))
|
|
- gpio->par_cs |= GPIO_PAR_CS_CS5;
|
|
|
|
- fbcs->csar5 = CONFIG_SYS_CS5_BASE;
|
|
|
|
- fbcs->cscr5 = CONFIG_SYS_CS5_CTRL;
|
|
|
|
- fbcs->csmr5 = CONFIG_SYS_CS5_MASK;
|
|
|
|
|
|
+ setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS5);
|
|
|
|
+ out_be32(&fbcs->csar5, CONFIG_SYS_CS5_BASE);
|
|
|
|
+ out_be32(&fbcs->cscr5, CONFIG_SYS_CS5_CTRL);
|
|
|
|
+ out_be32(&fbcs->csmr5, CONFIG_SYS_CS5_MASK);
|
|
#endif
|
|
#endif
|
|
|
|
|
|
#if (defined(CONFIG_SYS_CS6_BASE) && defined(CONFIG_SYS_CS6_MASK) && defined(CONFIG_SYS_CS6_CTRL))
|
|
#if (defined(CONFIG_SYS_CS6_BASE) && defined(CONFIG_SYS_CS6_MASK) && defined(CONFIG_SYS_CS6_CTRL))
|
|
- gpio->par_cs |= GPIO_PAR_CS_CS6;
|
|
|
|
- fbcs->csar6 = CONFIG_SYS_CS6_BASE;
|
|
|
|
- fbcs->cscr6 = CONFIG_SYS_CS6_CTRL;
|
|
|
|
- fbcs->csmr6 = CONFIG_SYS_CS6_MASK;
|
|
|
|
|
|
+ setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS6);
|
|
|
|
+ out_be32(&fbcs->csar6, CONFIG_SYS_CS6_BASE);
|
|
|
|
+ out_be32(&fbcs->cscr6, CONFIG_SYS_CS6_CTRL);
|
|
|
|
+ out_be32(&fbcs->csmr6, CONFIG_SYS_CS6_MASK);
|
|
#endif
|
|
#endif
|
|
|
|
|
|
#if (defined(CONFIG_SYS_CS7_BASE) && defined(CONFIG_SYS_CS7_MASK) && defined(CONFIG_SYS_CS7_CTRL))
|
|
#if (defined(CONFIG_SYS_CS7_BASE) && defined(CONFIG_SYS_CS7_MASK) && defined(CONFIG_SYS_CS7_CTRL))
|
|
- gpio->par_cs |= GPIO_PAR_CS_CS7;
|
|
|
|
- fbcs->csar7 = CONFIG_SYS_CS7_BASE;
|
|
|
|
- fbcs->cscr7 = CONFIG_SYS_CS7_CTRL;
|
|
|
|
- fbcs->csmr7 = CONFIG_SYS_CS7_MASK;
|
|
|
|
|
|
+ setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS7);
|
|
|
|
+ out_be32(&fbcs->csar7, CONFIG_SYS_CS7_BASE);
|
|
|
|
+ out_be32(&fbcs->cscr7, CONFIG_SYS_CS7_CTRL);
|
|
|
|
+ out_be32(&fbcs->csmr7, CONFIG_SYS_CS7_MASK);
|
|
#endif
|
|
#endif
|
|
|
|
|
|
#ifdef CONFIG_FSL_I2C
|
|
#ifdef CONFIG_FSL_I2C
|
|
@@ -132,29 +133,33 @@ int cpu_init_r(void)
|
|
|
|
|
|
void uart_port_conf(int port)
|
|
void uart_port_conf(int port)
|
|
{
|
|
{
|
|
- volatile gpio_t *gpio = (gpio_t *) MMAP_GPIO;
|
|
|
|
|
|
+ gpio_t *gpio = (gpio_t *) MMAP_GPIO;
|
|
|
|
|
|
/* Setup Ports: */
|
|
/* Setup Ports: */
|
|
switch (port) {
|
|
switch (port) {
|
|
case 0:
|
|
case 0:
|
|
- gpio->par_uart &= ~(GPIO_PAR_UART_U0RXD | GPIO_PAR_UART_U0TXD);
|
|
|
|
- gpio->par_uart |= (GPIO_PAR_UART_U0RXD | GPIO_PAR_UART_U0TXD);
|
|
|
|
|
|
+ clrbits_be16(&gpio->par_uart,
|
|
|
|
+ GPIO_PAR_UART_U0RXD | GPIO_PAR_UART_U0TXD);
|
|
|
|
+ setbits_be16(&gpio->par_uart,
|
|
|
|
+ GPIO_PAR_UART_U0RXD | GPIO_PAR_UART_U0TXD);
|
|
break;
|
|
break;
|
|
case 1:
|
|
case 1:
|
|
- gpio->par_uart &=
|
|
|
|
- ~(GPIO_PAR_UART_U1RXD_MASK | GPIO_PAR_UART_U1TXD_MASK);
|
|
|
|
- gpio->par_uart |=
|
|
|
|
- (GPIO_PAR_UART_U1RXD_U1RXD | GPIO_PAR_UART_U1TXD_U1TXD);
|
|
|
|
|
|
+ clrbits_be16(&gpio->par_uart,
|
|
|
|
+ GPIO_PAR_UART_U1RXD_MASK | GPIO_PAR_UART_U1TXD_MASK);
|
|
|
|
+ setbits_be16(&gpio->par_uart,
|
|
|
|
+ GPIO_PAR_UART_U1RXD_U1RXD | GPIO_PAR_UART_U1TXD_U1TXD);
|
|
break;
|
|
break;
|
|
case 2:
|
|
case 2:
|
|
#ifdef CONFIG_SYS_UART2_PRI_GPIO
|
|
#ifdef CONFIG_SYS_UART2_PRI_GPIO
|
|
- gpio->par_uart &= ~(GPIO_PAR_UART_U2RXD | GPIO_PAR_UART_U2TXD);
|
|
|
|
- gpio->par_uart |= (GPIO_PAR_UART_U2RXD | GPIO_PAR_UART_U2TXD);
|
|
|
|
|
|
+ clrbits_be16(&gpio->par_uart,
|
|
|
|
+ GPIO_PAR_UART_U2RXD | GPIO_PAR_UART_U2TXD);
|
|
|
|
+ setbits_be16(&gpio->par_uart,
|
|
|
|
+ GPIO_PAR_UART_U2RXD | GPIO_PAR_UART_U2TXD);
|
|
#elif defined(CONFIG_SYS_UART2_ALT1_GPIO)
|
|
#elif defined(CONFIG_SYS_UART2_ALT1_GPIO)
|
|
- gpio->feci2c &=
|
|
|
|
- ~(GPIO_PAR_FECI2C_EMDC_MASK | GPIO_PAR_FECI2C_EMDIO_MASK);
|
|
|
|
- gpio->feci2c |=
|
|
|
|
- (GPIO_PAR_FECI2C_EMDC_U2TXD | GPIO_PAR_FECI2C_EMDIO_U2RXD);
|
|
|
|
|
|
+ clrbits_8(&gpio->par_feci2c,
|
|
|
|
+ GPIO_PAR_FECI2C_EMDC_MASK | GPIO_PAR_FECI2C_EMDIO_MASK);
|
|
|
|
+ setbits_8(&gpio->par_feci2c,
|
|
|
|
+ GPIO_PAR_FECI2C_EMDC_U2TXD | GPIO_PAR_FECI2C_EMDIO_U2RXD);
|
|
#endif
|
|
#endif
|
|
break;
|
|
break;
|
|
}
|
|
}
|
|
@@ -163,15 +168,16 @@ void uart_port_conf(int port)
|
|
#if defined(CONFIG_CMD_NET)
|
|
#if defined(CONFIG_CMD_NET)
|
|
int fecpin_setclear(struct eth_device *dev, int setclear)
|
|
int fecpin_setclear(struct eth_device *dev, int setclear)
|
|
{
|
|
{
|
|
- volatile gpio_t *gpio = (gpio_t *) MMAP_GPIO;
|
|
|
|
|
|
+ gpio_t *gpio = (gpio_t *) MMAP_GPIO;
|
|
|
|
|
|
if (setclear) {
|
|
if (setclear) {
|
|
- gpio->par_feci2c |=
|
|
|
|
- (GPIO_PAR_FECI2C_EMDC_FECEMDC |
|
|
|
|
- GPIO_PAR_FECI2C_EMDIO_FECEMDIO);
|
|
|
|
|
|
+ setbits_8(&gpio->par_feci2c,
|
|
|
|
+ GPIO_PAR_FECI2C_EMDC_FECEMDC |
|
|
|
|
+ GPIO_PAR_FECI2C_EMDIO_FECEMDIO);
|
|
} else {
|
|
} else {
|
|
- gpio->par_feci2c &=
|
|
|
|
- ~(GPIO_PAR_FECI2C_EMDC_MASK | GPIO_PAR_FECI2C_EMDIO_MASK);
|
|
|
|
|
|
+ clrbits_8(&gpio->par_feci2c,
|
|
|
|
+ GPIO_PAR_FECI2C_EMDC_MASK |
|
|
|
|
+ GPIO_PAR_FECI2C_EMDIO_MASK);
|
|
}
|
|
}
|
|
|
|
|
|
return 0;
|
|
return 0;
|