|
@@ -109,7 +109,7 @@ struct mxs_apbh_regs {
|
|
mxs_reg_32(hw_apbh_version)
|
|
mxs_reg_32(hw_apbh_version)
|
|
};
|
|
};
|
|
|
|
|
|
-#elif defined(CONFIG_MX28)
|
|
|
|
|
|
+#elif (defined(CONFIG_MX28) || defined(CONFIG_MX6))
|
|
struct mxs_apbh_regs {
|
|
struct mxs_apbh_regs {
|
|
mxs_reg_32(hw_apbh_ctrl0)
|
|
mxs_reg_32(hw_apbh_ctrl0)
|
|
mxs_reg_32(hw_apbh_ctrl1)
|
|
mxs_reg_32(hw_apbh_ctrl1)
|
|
@@ -288,6 +288,17 @@ struct mxs_apbh_regs {
|
|
#define APBH_CTRL0_CLKGATE_CHANNEL_NAND7 0x0800
|
|
#define APBH_CTRL0_CLKGATE_CHANNEL_NAND7 0x0800
|
|
#define APBH_CTRL0_CLKGATE_CHANNEL_HSADC 0x1000
|
|
#define APBH_CTRL0_CLKGATE_CHANNEL_HSADC 0x1000
|
|
#define APBH_CTRL0_CLKGATE_CHANNEL_LCDIF 0x2000
|
|
#define APBH_CTRL0_CLKGATE_CHANNEL_LCDIF 0x2000
|
|
|
|
+#elif defined(CONFIG_MX6)
|
|
|
|
+#define APBH_CTRL0_CLKGATE_CHANNEL_OFFSET 0
|
|
|
|
+#define APBH_CTRL0_CLKGATE_CHANNEL_NAND0 0x0001
|
|
|
|
+#define APBH_CTRL0_CLKGATE_CHANNEL_NAND1 0x0002
|
|
|
|
+#define APBH_CTRL0_CLKGATE_CHANNEL_NAND2 0x0004
|
|
|
|
+#define APBH_CTRL0_CLKGATE_CHANNEL_NAND3 0x0008
|
|
|
|
+#define APBH_CTRL0_CLKGATE_CHANNEL_NAND4 0x0010
|
|
|
|
+#define APBH_CTRL0_CLKGATE_CHANNEL_NAND5 0x0020
|
|
|
|
+#define APBH_CTRL0_CLKGATE_CHANNEL_NAND6 0x0040
|
|
|
|
+#define APBH_CTRL0_CLKGATE_CHANNEL_NAND7 0x0080
|
|
|
|
+#define APBH_CTRL0_CLKGATE_CHANNEL_SSP 0x0100
|
|
#endif
|
|
#endif
|
|
|
|
|
|
#define APBH_CTRL1_CH15_CMDCMPLT_IRQ_EN (1 << 31)
|
|
#define APBH_CTRL1_CH15_CMDCMPLT_IRQ_EN (1 << 31)
|
|
@@ -393,6 +404,10 @@ struct mxs_apbh_regs {
|
|
#define APBH_CHANNEL_CTRL_FREEZE_CHANNEL_LCDIF 0x2000
|
|
#define APBH_CHANNEL_CTRL_FREEZE_CHANNEL_LCDIF 0x2000
|
|
#endif
|
|
#endif
|
|
|
|
|
|
|
|
+#if defined(CONFIG_MX6)
|
|
|
|
+#define APBH_CHANNEL_CTRL_RESET_CHANNEL_OFFSET 16
|
|
|
|
+#endif
|
|
|
|
+
|
|
#if defined(CONFIG_MX23)
|
|
#if defined(CONFIG_MX23)
|
|
#define APBH_DEVSEL_CH7_MASK (0xf << 28)
|
|
#define APBH_DEVSEL_CH7_MASK (0xf << 28)
|
|
#define APBH_DEVSEL_CH7_OFFSET 28
|
|
#define APBH_DEVSEL_CH7_OFFSET 28
|