|
@@ -288,6 +288,43 @@ static struct module_pin_mux i2c1_pin_mux[] = {
|
|
{-1},
|
|
{-1},
|
|
};
|
|
};
|
|
|
|
|
|
|
|
+static struct module_pin_mux rgmii1_pin_mux[] = {
|
|
|
|
+ {OFFSET(mii1_txen), MODE(2)}, /* RGMII1_TCTL */
|
|
|
|
+ {OFFSET(mii1_rxdv), MODE(2) | RXACTIVE}, /* RGMII1_RCTL */
|
|
|
|
+ {OFFSET(mii1_txd3), MODE(2)}, /* RGMII1_TD3 */
|
|
|
|
+ {OFFSET(mii1_txd2), MODE(2)}, /* RGMII1_TD2 */
|
|
|
|
+ {OFFSET(mii1_txd1), MODE(2)}, /* RGMII1_TD1 */
|
|
|
|
+ {OFFSET(mii1_txd0), MODE(2)}, /* RGMII1_TD0 */
|
|
|
|
+ {OFFSET(mii1_txclk), MODE(2)}, /* RGMII1_TCLK */
|
|
|
|
+ {OFFSET(mii1_rxclk), MODE(2) | RXACTIVE}, /* RGMII1_RCLK */
|
|
|
|
+ {OFFSET(mii1_rxd3), MODE(2) | RXACTIVE}, /* RGMII1_RD3 */
|
|
|
|
+ {OFFSET(mii1_rxd2), MODE(2) | RXACTIVE}, /* RGMII1_RD2 */
|
|
|
|
+ {OFFSET(mii1_rxd1), MODE(2) | RXACTIVE}, /* RGMII1_RD1 */
|
|
|
|
+ {OFFSET(mii1_rxd0), MODE(2) | RXACTIVE}, /* RGMII1_RD0 */
|
|
|
|
+ {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN},/* MDIO_DATA */
|
|
|
|
+ {OFFSET(mdio_clk), MODE(0) | PULLUP_EN}, /* MDIO_CLK */
|
|
|
|
+ {-1},
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct module_pin_mux mii1_pin_mux[] = {
|
|
|
|
+ {OFFSET(mii1_rxerr), MODE(0) | RXACTIVE}, /* MII1_RXERR */
|
|
|
|
+ {OFFSET(mii1_txen), MODE(0)}, /* MII1_TXEN */
|
|
|
|
+ {OFFSET(mii1_rxdv), MODE(0) | RXACTIVE}, /* MII1_RXDV */
|
|
|
|
+ {OFFSET(mii1_txd3), MODE(0)}, /* MII1_TXD3 */
|
|
|
|
+ {OFFSET(mii1_txd2), MODE(0)}, /* MII1_TXD2 */
|
|
|
|
+ {OFFSET(mii1_txd1), MODE(0)}, /* MII1_TXD1 */
|
|
|
|
+ {OFFSET(mii1_txd0), MODE(0)}, /* MII1_TXD0 */
|
|
|
|
+ {OFFSET(mii1_txclk), MODE(0) | RXACTIVE}, /* MII1_TXCLK */
|
|
|
|
+ {OFFSET(mii1_rxclk), MODE(0) | RXACTIVE}, /* MII1_RXCLK */
|
|
|
|
+ {OFFSET(mii1_rxd3), MODE(0) | RXACTIVE}, /* MII1_RXD3 */
|
|
|
|
+ {OFFSET(mii1_rxd2), MODE(0) | RXACTIVE}, /* MII1_RXD2 */
|
|
|
|
+ {OFFSET(mii1_rxd1), MODE(0) | RXACTIVE}, /* MII1_RXD1 */
|
|
|
|
+ {OFFSET(mii1_rxd0), MODE(0) | RXACTIVE}, /* MII1_RXD0 */
|
|
|
|
+ {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN}, /* MDIO_DATA */
|
|
|
|
+ {OFFSET(mdio_clk), MODE(0) | PULLUP_EN}, /* MDIO_CLK */
|
|
|
|
+ {-1},
|
|
|
|
+};
|
|
|
|
+
|
|
/*
|
|
/*
|
|
* Configure the pin mux for the module
|
|
* Configure the pin mux for the module
|
|
*/
|
|
*/
|
|
@@ -323,3 +360,13 @@ void enable_i2c1_pin_mux(void)
|
|
{
|
|
{
|
|
configure_module_pin_mux(i2c1_pin_mux);
|
|
configure_module_pin_mux(i2c1_pin_mux);
|
|
}
|
|
}
|
|
|
|
+
|
|
|
|
+void enable_rgmii1_pin_mux(void)
|
|
|
|
+{
|
|
|
|
+ configure_module_pin_mux(rgmii1_pin_mux);
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+void enable_mii1_pin_mux(void)
|
|
|
|
+{
|
|
|
|
+ configure_module_pin_mux(mii1_pin_mux);
|
|
|
|
+}
|