|
@@ -2288,6 +2288,13 @@ typedef struct ccsr_pme {
|
|
|
u8 res4[0x400];
|
|
|
} ccsr_pme_t;
|
|
|
|
|
|
+typedef struct ccsr_usb_phy {
|
|
|
+ u8 res0[0x18];
|
|
|
+ u32 usb_enable_override;
|
|
|
+ u8 res[0xe4];
|
|
|
+} ccsr_usb_phy_t;
|
|
|
+#define CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE 1
|
|
|
+
|
|
|
#ifdef CONFIG_FSL_CORENET
|
|
|
#define CONFIG_SYS_FSL_CORENET_CCM_OFFSET 0x0000
|
|
|
#define CONFIG_SYS_MPC85xx_DDR_OFFSET 0x8000
|
|
@@ -2310,6 +2317,8 @@ typedef struct ccsr_pme {
|
|
|
#define CONFIG_SYS_MPC85xx_USB1_OFFSET 0x210000
|
|
|
#define CONFIG_SYS_MPC85xx_USB2_OFFSET 0x211000
|
|
|
#define CONFIG_SYS_MPC85xx_USB_OFFSET CONFIG_SYS_MPC85xx_USB1_OFFSET
|
|
|
+#define CONFIG_SYS_MPC85xx_USB1_PHY_OFFSET 0x214000
|
|
|
+#define CONFIG_SYS_MPC85xx_USB2_PHY_OFFSET 0x214100
|
|
|
#define CONFIG_SYS_MPC85xx_SATA1_OFFSET 0x220000
|
|
|
#define CONFIG_SYS_MPC85xx_SATA2_OFFSET 0x221000
|
|
|
#define CONFIG_SYS_FSL_SEC_OFFSET 0x300000
|
|
@@ -2432,6 +2441,10 @@ typedef struct ccsr_pme {
|
|
|
(CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_SERDES_OFFSET)
|
|
|
#define CONFIG_SYS_MPC85xx_USB_ADDR \
|
|
|
(CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_USB_OFFSET)
|
|
|
+#define CONFIG_SYS_MPC85xx_USB1_PHY_ADDR \
|
|
|
+ (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_USB1_PHY_OFFSET)
|
|
|
+#define CONFIG_SYS_MPC85xx_USB2_PHY_ADDR \
|
|
|
+ (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_USB2_PHY_OFFSET)
|
|
|
#define CONFIG_SYS_FSL_SEC_ADDR \
|
|
|
(CONFIG_SYS_IMMR + CONFIG_SYS_FSL_SEC_OFFSET)
|
|
|
#define CONFIG_SYS_FSL_FM1_ADDR \
|