|
@@ -32,8 +32,8 @@
|
|
#define MXC_CCM_CCMR_VOL_RDY_CNT_MASK (0xF << 20)
|
|
#define MXC_CCM_CCMR_VOL_RDY_CNT_MASK (0xF << 20)
|
|
#define MXC_CCM_CCMR_ROMW_OFFSET 18
|
|
#define MXC_CCM_CCMR_ROMW_OFFSET 18
|
|
#define MXC_CCM_CCMR_ROMW_MASK (0x3 << 18)
|
|
#define MXC_CCM_CCMR_ROMW_MASK (0x3 << 18)
|
|
-#define MXC_CCM_CCMR_RAMW_OFFSET 21
|
|
|
|
-#define MXC_CCM_CCMR_RAMW_MASK (0x3 << 21)
|
|
|
|
|
|
+#define MXC_CCM_CCMR_RAMW_OFFSET 16
|
|
|
|
+#define MXC_CCM_CCMR_RAMW_MASK (0x3 << 16)
|
|
#define MXC_CCM_CCMR_LPM_OFFSET 14
|
|
#define MXC_CCM_CCMR_LPM_OFFSET 14
|
|
#define MXC_CCM_CCMR_LPM_MASK (0x3 << 14)
|
|
#define MXC_CCM_CCMR_LPM_MASK (0x3 << 14)
|
|
#define MXC_CCM_CCMR_UPE (1 << 9)
|
|
#define MXC_CCM_CCMR_UPE (1 << 9)
|
|
@@ -47,7 +47,7 @@
|
|
#define MXC_CCM_PDR0_CON_MUX_DIV_MASK (0xF << 16)
|
|
#define MXC_CCM_PDR0_CON_MUX_DIV_MASK (0xF << 16)
|
|
#define MXC_CCM_PDR0_CKIL_SEL (1 << 15)
|
|
#define MXC_CCM_PDR0_CKIL_SEL (1 << 15)
|
|
#define MXC_CCM_PDR0_PER_PODF_OFFSET 12
|
|
#define MXC_CCM_PDR0_PER_PODF_OFFSET 12
|
|
-#define MXC_CCM_PDR0_PER_PODF_MASK (0xF << 12)
|
|
|
|
|
|
+#define MXC_CCM_PDR0_PER_PODF_MASK (0x7 << 12)
|
|
#define MXC_CCM_PDR0_AUTO_MUX_DIV_OFFSET 9
|
|
#define MXC_CCM_PDR0_AUTO_MUX_DIV_OFFSET 9
|
|
#define MXC_CCM_PDR0_AUTO_MUX_DIV_MASK (0x7 << 9)
|
|
#define MXC_CCM_PDR0_AUTO_MUX_DIV_MASK (0x7 << 9)
|
|
#define MXC_CCM_PDR0_AUTO_CON 0x1
|
|
#define MXC_CCM_PDR0_AUTO_CON 0x1
|
|
@@ -62,10 +62,8 @@
|
|
#define MXC_CCM_PDR2_SSI2_PRDF_MASK (0x7 << 27)
|
|
#define MXC_CCM_PDR2_SSI2_PRDF_MASK (0x7 << 27)
|
|
#define MXC_CCM_PDR2_SSI1_PRDF_OFFSET 24
|
|
#define MXC_CCM_PDR2_SSI1_PRDF_OFFSET 24
|
|
#define MXC_CCM_PDR2_SSI1_PRDF_MASK (0x7 << 24)
|
|
#define MXC_CCM_PDR2_SSI1_PRDF_MASK (0x7 << 24)
|
|
-#define MXC_CCM_PDR2_CSI_PRDF_OFFSET 19
|
|
|
|
-#define MXC_CCM_PDR2_CSI_PRDF_MASK (0x7 << 19)
|
|
|
|
#define MXC_CCM_PDR2_CSI_PODF_OFFSET 16
|
|
#define MXC_CCM_PDR2_CSI_PODF_OFFSET 16
|
|
-#define MXC_CCM_PDR2_CSI_PODF_MASK (0x7 << 16)
|
|
|
|
|
|
+#define MXC_CCM_PDR2_CSI_PODF_MASK (0x3F << 16)
|
|
#define MXC_CCM_PDR2_SSI2_PODF_OFFSET 8
|
|
#define MXC_CCM_PDR2_SSI2_PODF_OFFSET 8
|
|
#define MXC_CCM_PDR2_SSI2_PODF_MASK (0x3F << 8)
|
|
#define MXC_CCM_PDR2_SSI2_PODF_MASK (0x3F << 8)
|
|
#define MXC_CCM_PDR2_CSI_M_U (1 << 7)
|
|
#define MXC_CCM_PDR2_CSI_M_U (1 << 7)
|
|
@@ -78,35 +76,23 @@
|
|
#define MXC_CCM_PDR3_SPDIF_PODF_OFFSET 23
|
|
#define MXC_CCM_PDR3_SPDIF_PODF_OFFSET 23
|
|
#define MXC_CCM_PDR3_SPDIF_PODF_MASK (0x3F << 23)
|
|
#define MXC_CCM_PDR3_SPDIF_PODF_MASK (0x3F << 23)
|
|
#define MXC_CCM_PDR3_SPDIF_M_U (1 << 22)
|
|
#define MXC_CCM_PDR3_SPDIF_M_U (1 << 22)
|
|
-#define MXC_CCM_PDR3_ESDHC3_PRDF_OFFSET 19
|
|
|
|
-#define MXC_CCM_PDR3_ESDHC3_PRDF_MASK (0x7 << 19)
|
|
|
|
#define MXC_CCM_PDR3_ESDHC3_PODF_OFFSET 16
|
|
#define MXC_CCM_PDR3_ESDHC3_PODF_OFFSET 16
|
|
-#define MXC_CCM_PDR3_ESDHC3_PODF_MASK (0x7 << 16)
|
|
|
|
-#define MXC_CCM_PDR3_UART_M_U (1 << 15)
|
|
|
|
-#define MXC_CCM_PDR3_ESDHC2_PRDF_OFFSET 11
|
|
|
|
-#define MXC_CCM_PDR3_ESDHC2_PRDF_MASK (0x7 << 11)
|
|
|
|
|
|
+#define MXC_CCM_PDR3_ESDHC3_PODF_MASK (0x3F << 16)
|
|
|
|
+#define MXC_CCM_PDR3_UART_M_U (1 << 14)
|
|
#define MXC_CCM_PDR3_ESDHC2_PODF_OFFSET 8
|
|
#define MXC_CCM_PDR3_ESDHC2_PODF_OFFSET 8
|
|
-#define MXC_CCM_PDR3_ESDHC2_PODF_MASK (0x7 << 8)
|
|
|
|
|
|
+#define MXC_CCM_PDR3_ESDHC2_PODF_MASK (0x3F << 8)
|
|
#define MXC_CCM_PDR3_ESDHC_M_U (1 << 6)
|
|
#define MXC_CCM_PDR3_ESDHC_M_U (1 << 6)
|
|
-#define MXC_CCM_PDR3_ESDHC1_PRDF_OFFSET 3
|
|
|
|
-#define MXC_CCM_PDR3_ESDHC1_PRDF_MASK (0x7 << 3)
|
|
|
|
#define MXC_CCM_PDR3_ESDHC1_PODF_OFFSET 0
|
|
#define MXC_CCM_PDR3_ESDHC1_PODF_OFFSET 0
|
|
-#define MXC_CCM_PDR3_ESDHC1_PODF_MASK (0x7)
|
|
|
|
|
|
+#define MXC_CCM_PDR3_ESDHC1_PODF_MASK (0x3F)
|
|
|
|
|
|
#define MXC_CCM_PDR4_NFC_PODF_OFFSET 28
|
|
#define MXC_CCM_PDR4_NFC_PODF_OFFSET 28
|
|
#define MXC_CCM_PDR4_NFC_PODF_MASK (0xF << 28)
|
|
#define MXC_CCM_PDR4_NFC_PODF_MASK (0xF << 28)
|
|
-#define MXC_CCM_PDR4_USB_PRDF_OFFSET 25
|
|
|
|
-#define MXC_CCM_PDR4_USB_PRDF_MASK (0x7 << 25)
|
|
|
|
#define MXC_CCM_PDR4_USB_PODF_OFFSET 22
|
|
#define MXC_CCM_PDR4_USB_PODF_OFFSET 22
|
|
-#define MXC_CCM_PDR4_USB_PODF_MASK (0x7 << 22)
|
|
|
|
-#define MXC_CCM_PDR4_PER0_PRDF_OFFSET 19
|
|
|
|
-#define MXC_CCM_PDR4_PER0_PRDF_MASK (0x7 << 19)
|
|
|
|
|
|
+#define MXC_CCM_PDR4_USB_PODF_MASK (0x3F << 22)
|
|
#define MXC_CCM_PDR4_PER0_PODF_OFFSET 16
|
|
#define MXC_CCM_PDR4_PER0_PODF_OFFSET 16
|
|
-#define MXC_CCM_PDR4_PER0_PODF_MASK (0x7 << 16)
|
|
|
|
-#define MXC_CCM_PDR4_UART_PRDF_OFFSET 13
|
|
|
|
-#define MXC_CCM_PDR4_UART_PRDF_MASK (0x7 << 13)
|
|
|
|
|
|
+#define MXC_CCM_PDR4_PER0_PODF_MASK (0x3F << 16)
|
|
#define MXC_CCM_PDR4_UART_PODF_OFFSET 10
|
|
#define MXC_CCM_PDR4_UART_PODF_OFFSET 10
|
|
-#define MXC_CCM_PDR4_UART_PODF_MASK (0x7 << 10)
|
|
|
|
|
|
+#define MXC_CCM_PDR4_UART_PODF_MASK (0x3F << 10)
|
|
#define MXC_CCM_PDR4_USB_M_U (1 << 9)
|
|
#define MXC_CCM_PDR4_USB_M_U (1 << 9)
|
|
|
|
|
|
/* Bit definitions for RCSR */
|
|
/* Bit definitions for RCSR */
|
|
@@ -257,10 +243,8 @@
|
|
#define MXC_CCM_COSR_CLKOSEL_OFFSET 0
|
|
#define MXC_CCM_COSR_CLKOSEL_OFFSET 0
|
|
#define MXC_CCM_COSR_CLKOEN (1 << 5)
|
|
#define MXC_CCM_COSR_CLKOEN (1 << 5)
|
|
#define MXC_CCM_COSR_CLKOUTDIV_1 (1 << 6)
|
|
#define MXC_CCM_COSR_CLKOUTDIV_1 (1 << 6)
|
|
-#define MXC_CCM_COSR_CLKOUT_PREDIV_MASK (0x7 << 10)
|
|
|
|
-#define MXC_CCM_COSR_CLKOUT_PREDIV_OFFSET 10
|
|
|
|
-#define MXC_CCM_COSR_CLKOUT_PRODIV_MASK (0x7 << 13)
|
|
|
|
-#define MXC_CCM_COSR_CLKOUT_PRODIV_OFFSET 13
|
|
|
|
|
|
+#define MXC_CCM_COSR_CLKOUT_DIV_MASK (0x3F << 10)
|
|
|
|
+#define MXC_CCM_COSR_CLKOUT_DIV_OFFSET 10
|
|
#define MXC_CCM_COSR_SSI1_RX_SRC_SEL_MASK (0x3 << 16)
|
|
#define MXC_CCM_COSR_SSI1_RX_SRC_SEL_MASK (0x3 << 16)
|
|
#define MXC_CCM_COSR_SSI1_RX_SRC_SEL_OFFSET 16
|
|
#define MXC_CCM_COSR_SSI1_RX_SRC_SEL_OFFSET 16
|
|
#define MXC_CCM_COSR_SSI1_TX_SRC_SEL_MASK (0x3 << 18)
|
|
#define MXC_CCM_COSR_SSI1_TX_SRC_SEL_MASK (0x3 << 18)
|