|
@@ -256,7 +256,7 @@ extern unsigned long get_board_ddr_clk(unsigned long dummy);
|
|
|
#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
|
|
|
|
|
|
/* NAND flash config */
|
|
|
-#define CONFIG_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE_PHYS \
|
|
|
+#define CONFIG_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
|
|
|
| (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
|
|
|
| BR_PS_8 /* Port Size = 8 bit */ \
|
|
|
| BR_MS_FCM /* MSEL = FCM */ \
|
|
@@ -273,20 +273,20 @@ extern unsigned long get_board_ddr_clk(unsigned long dummy);
|
|
|
#define CONFIG_SYS_BR2_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
|
|
|
#define CONFIG_SYS_OR2_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
|
|
|
|
|
|
-#define CONFIG_SYS_BR4_PRELIM ((CONFIG_SYS_NAND_BASE_PHYS + 0x40000)\
|
|
|
+#define CONFIG_SYS_BR4_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000))\
|
|
|
| (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
|
|
|
| BR_PS_8 /* Port Size = 8 bit */ \
|
|
|
| BR_MS_FCM /* MSEL = FCM */ \
|
|
|
| BR_V) /* valid */
|
|
|
#define CONFIG_SYS_OR4_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
|
|
|
-#define CONFIG_SYS_BR5_PRELIM ((CONFIG_SYS_NAND_BASE_PHYS + 0x80000)\
|
|
|
+#define CONFIG_SYS_BR5_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000))\
|
|
|
| (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
|
|
|
| BR_PS_8 /* Port Size = 8 bit */ \
|
|
|
| BR_MS_FCM /* MSEL = FCM */ \
|
|
|
| BR_V) /* valid */
|
|
|
#define CONFIG_SYS_OR5_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
|
|
|
|
|
|
-#define CONFIG_SYS_BR6_PRELIM ((CONFIG_SYS_NAND_BASE_PHYS + 0xC0000)\
|
|
|
+#define CONFIG_SYS_BR6_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000))\
|
|
|
| (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
|
|
|
| BR_PS_8 /* Port Size = 8 bit */ \
|
|
|
| BR_MS_FCM /* MSEL = FCM */ \
|