|
@@ -14,46 +14,11 @@
|
|
#include <asm/blackfin.h>
|
|
#include <asm/blackfin.h>
|
|
#include <asm/cplb.h>
|
|
#include <asm/cplb.h>
|
|
#include <asm/mach-common/bits/core.h>
|
|
#include <asm/mach-common/bits/core.h>
|
|
-#include <asm/mach-common/bits/mpu.h>
|
|
|
|
#include <asm/mach-common/bits/trace.h>
|
|
#include <asm/mach-common/bits/trace.h>
|
|
|
|
|
|
#include "cpu.h"
|
|
#include "cpu.h"
|
|
#include "serial.h"
|
|
#include "serial.h"
|
|
|
|
|
|
-void icache_enable(void)
|
|
|
|
-{
|
|
|
|
- bfin_write_IMEM_CONTROL(bfin_read_IMEM_CONTROL() | (IMC | ENICPLB));
|
|
|
|
- SSYNC();
|
|
|
|
-}
|
|
|
|
-
|
|
|
|
-void icache_disable(void)
|
|
|
|
-{
|
|
|
|
- bfin_write_IMEM_CONTROL(bfin_read_IMEM_CONTROL() & ~(IMC | ENICPLB));
|
|
|
|
- SSYNC();
|
|
|
|
-}
|
|
|
|
-
|
|
|
|
-int icache_status(void)
|
|
|
|
-{
|
|
|
|
- return bfin_read_IMEM_CONTROL() & ENICPLB;
|
|
|
|
-}
|
|
|
|
-
|
|
|
|
-void dcache_enable(void)
|
|
|
|
-{
|
|
|
|
- bfin_write_DMEM_CONTROL(bfin_read_DMEM_CONTROL() | (ACACHE_BCACHE | ENDCPLB | PORT_PREF0));
|
|
|
|
- SSYNC();
|
|
|
|
-}
|
|
|
|
-
|
|
|
|
-void dcache_disable(void)
|
|
|
|
-{
|
|
|
|
- bfin_write_DMEM_CONTROL(bfin_read_DMEM_CONTROL() & ~(ACACHE_BCACHE | ENDCPLB | PORT_PREF0));
|
|
|
|
- SSYNC();
|
|
|
|
-}
|
|
|
|
-
|
|
|
|
-int dcache_status(void)
|
|
|
|
-{
|
|
|
|
- return bfin_read_DMEM_CONTROL() & ENDCPLB;
|
|
|
|
-}
|
|
|
|
-
|
|
|
|
__attribute__ ((__noreturn__))
|
|
__attribute__ ((__noreturn__))
|
|
void cpu_init_f(ulong bootflag, ulong loaded_from_ldr)
|
|
void cpu_init_f(ulong bootflag, ulong loaded_from_ldr)
|
|
{
|
|
{
|