|
@@ -61,32 +61,37 @@ struct fsl_e_tlb_entry tlb_table[] = {
|
|
|
MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
|
|
|
0, 2, BOOKE_PAGESZ_1M, 1),
|
|
|
|
|
|
+ /* **M** - Boot page for secondary processors */
|
|
|
+ SET_TLB_ENTRY(1, CONFIG_BPTR_VIRT_ADDR, CONFIG_BPTR_VIRT_ADDR,
|
|
|
+ MAS3_SX|MAS3_SW|MAS3_SR, MAS2_M,
|
|
|
+ 0, 3, BOOKE_PAGESZ_4K, 1),
|
|
|
+
|
|
|
#ifdef CONFIG_PCIE1
|
|
|
/* *I*G* - PCIe */
|
|
|
SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_PHYS, CONFIG_SYS_PCIE1_MEM_PHYS,
|
|
|
MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
|
|
|
- 0, 3, BOOKE_PAGESZ_1G, 1),
|
|
|
+ 0, 4, BOOKE_PAGESZ_1G, 1),
|
|
|
#endif
|
|
|
|
|
|
#ifdef CONFIG_PCIE2
|
|
|
/* *I*G* - PCIe */
|
|
|
SET_TLB_ENTRY(1, CONFIG_SYS_PCIE2_MEM_PHYS, CONFIG_SYS_PCIE2_MEM_PHYS,
|
|
|
MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
|
|
|
- 0, 4, BOOKE_PAGESZ_256M, 1),
|
|
|
+ 0, 5, BOOKE_PAGESZ_256M, 1),
|
|
|
#endif
|
|
|
|
|
|
#ifdef CONFIG_PCIE3
|
|
|
/* *I*G* - PCIe */
|
|
|
SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_PHYS, CONFIG_SYS_PCIE3_MEM_PHYS,
|
|
|
MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
|
|
|
- 0, 5, BOOKE_PAGESZ_256M, 1),
|
|
|
+ 0, 6, BOOKE_PAGESZ_256M, 1),
|
|
|
#endif
|
|
|
|
|
|
#if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2) || defined(CONFIG_PCIE3)
|
|
|
/* *I*G* - PCIe */
|
|
|
SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_PHYS, CONFIG_SYS_PCIE1_IO_PHYS,
|
|
|
MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
|
|
|
- 0, 6, BOOKE_PAGESZ_64M, 1),
|
|
|
+ 0, 7, BOOKE_PAGESZ_64M, 1),
|
|
|
#endif
|
|
|
|
|
|
};
|