|
@@ -313,6 +313,7 @@
|
|
#define CONFIG_SYS_FSL_USB2_PHY_ENABLE
|
|
#define CONFIG_SYS_FSL_USB2_PHY_ENABLE
|
|
#define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
|
|
#define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
|
|
#define CONFIG_SYS_FSL_ERRATUM_ESDHC111
|
|
#define CONFIG_SYS_FSL_ERRATUM_ESDHC111
|
|
|
|
+#define CONFIG_SYS_FSL_ERRATUM_CPU_A003999
|
|
|
|
|
|
#elif defined(CONFIG_PPC_P2041)
|
|
#elif defined(CONFIG_PPC_P2041)
|
|
#define CONFIG_MAX_CPUS 4
|
|
#define CONFIG_MAX_CPUS 4
|
|
@@ -331,6 +332,7 @@
|
|
#define CONFIG_SYS_FSL_USB2_PHY_ENABLE
|
|
#define CONFIG_SYS_FSL_USB2_PHY_ENABLE
|
|
#define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
|
|
#define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
|
|
#define CONFIG_SYS_FSL_ERRATUM_ESDHC111
|
|
#define CONFIG_SYS_FSL_ERRATUM_ESDHC111
|
|
|
|
+#define CONFIG_SYS_FSL_ERRATUM_CPU_A003999
|
|
|
|
|
|
#elif defined(CONFIG_PPC_P3041)
|
|
#elif defined(CONFIG_PPC_P3041)
|
|
#define CONFIG_MAX_CPUS 4
|
|
#define CONFIG_MAX_CPUS 4
|
|
@@ -349,6 +351,7 @@
|
|
#define CONFIG_SYS_FSL_USB2_PHY_ENABLE
|
|
#define CONFIG_SYS_FSL_USB2_PHY_ENABLE
|
|
#define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
|
|
#define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
|
|
#define CONFIG_SYS_FSL_ERRATUM_ESDHC111
|
|
#define CONFIG_SYS_FSL_ERRATUM_ESDHC111
|
|
|
|
+#define CONFIG_SYS_FSL_ERRATUM_CPU_A003999
|
|
|
|
|
|
#elif defined(CONFIG_PPC_P3060)
|
|
#elif defined(CONFIG_PPC_P3060)
|
|
#define CONFIG_MAX_CPUS 8
|
|
#define CONFIG_MAX_CPUS 8
|
|
@@ -364,6 +367,7 @@
|
|
#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
|
|
#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
|
|
#define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
|
|
#define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
|
|
#define CONFIG_SYS_FSL_ERRATUM_DDR_A003
|
|
#define CONFIG_SYS_FSL_ERRATUM_DDR_A003
|
|
|
|
+#define CONFIG_SYS_FSL_ERRATUM_CPU_A003999
|
|
|
|
|
|
#elif defined(CONFIG_PPC_P4040)
|
|
#elif defined(CONFIG_PPC_P4040)
|
|
#define CONFIG_MAX_CPUS 4
|
|
#define CONFIG_MAX_CPUS 4
|
|
@@ -374,6 +378,7 @@
|
|
#define CONFIG_SYS_FSL_TBCLK_DIV 16
|
|
#define CONFIG_SYS_FSL_TBCLK_DIV 16
|
|
#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,p4080-pcie"
|
|
#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,p4080-pcie"
|
|
#define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
|
|
#define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
|
|
|
|
+#define CONFIG_SYS_FSL_ERRATUM_CPU_A003999
|
|
|
|
|
|
#elif defined(CONFIG_PPC_P4080)
|
|
#elif defined(CONFIG_PPC_P4080)
|
|
#define CONFIG_MAX_CPUS 8
|
|
#define CONFIG_MAX_CPUS 8
|
|
@@ -402,6 +407,7 @@
|
|
#define CONFIG_SYS_P4080_ERRATUM_SERDES9
|
|
#define CONFIG_SYS_P4080_ERRATUM_SERDES9
|
|
#define CONFIG_SYS_P4080_ERRATUM_SERDES_A001
|
|
#define CONFIG_SYS_P4080_ERRATUM_SERDES_A001
|
|
#define CONFIG_SYS_P4080_ERRATUM_SERDES_A005
|
|
#define CONFIG_SYS_P4080_ERRATUM_SERDES_A005
|
|
|
|
+#define CONFIG_SYS_FSL_ERRATUM_CPU_A003999
|
|
|
|
|
|
/* P5010 is single core version of P5020 */
|
|
/* P5010 is single core version of P5020 */
|
|
#elif defined(CONFIG_PPC_P5010)
|
|
#elif defined(CONFIG_PPC_P5010)
|